189
4.17 Bus Timing
4.17.18 Hyper DRAM Interface: Write
This section provides a hyper DRAM interface write timing chart.
■
Hyper DRAM Interface: Write Timing chart
❍
Bus width: 16 bits, access: words
Figure 4.17-33 Example of Hyper DRAM Interface Write Timing Chart
[Explanation of operation]
•
Column addresses and write data are output in Q4HW cycles.
•
CAS is asserted at the falling edge of Q4HW and negated at the falling edge of Q4HW.
•
WE (including WEL and WEH) is asserted at the rising edge of the Q4HW cycle and negated
when Q4HW ends.
Q1
Q2
Q3
Q4HW
Q4HW
Q4HW
Q4HW
Q1
Q2
Q3
Q4HW
CLK
2CAS/1WE
A24-00
X
row.adr.
col.
col.
col.
col.
X
row.adr.
col.
D31-24
W
W
W
W
W
D23-16
W
W
W
W
W
RAS
CASL
CASH
WE
RDX
(DACK0)
(EOP0)
2)
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...