285
12.2 Control Status Register (TMCSR)
[bit 3] INTE
This is an interrupt enable bit. When the UF bit changes to "1" while this bit is "1", an
interrupt request is issued. No interrupt request is issued while this bit is "0".
[bit 2] UF
This is a timer interrupt request flag, which is set to "1" when the counter value underflows
0000
H
to FFFF
H
. Setting the bit to "0" clears the flag.
Setting the bit to "1" has no effect.
A Read Modify Write instruction reads "1" from this bit.
[bit 1] CNTE
This is a timer count enable bit. Setting this bit to "1" makes the timer wait for a start trigger
signal. Setting the bit to "0" stops the counter.
[bit 0] TRG
This is a software trigger bit. Setting the bit to "1" activates the software trigger, which loads
the value in the reload register to the counter to start counting.
Setting the bit to "0" has no effect. A read instruction always reads "0" from this bit.
The trigger input by this register works only when CNTE is "1". Nothing occurs when CNTE
is "0".
Summary of Contents for MB91F109
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Page 4: ......
Page 10: ...vi ...
Page 24: ...xx ...
Page 96: ...72 CHAPTER 2 CPU ...
Page 224: ...200 CHAPTER 4 BUS INTERFACE ...
Page 234: ...210 CHAPTER 5 I O PORTS ...
Page 268: ...244 CHAPTER 9 U TIMER ...
Page 290: ...266 CHAPTER 10 UART ...
Page 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Page 392: ...368 CHAPTER 16 FLASH MEMORY ...
Page 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Page 448: ...424 APPENDIX E Instructions ...
Page 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 458: ...434 INDEX ...
Page 460: ......
Page 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...