345
CHAPTER 20 UART2, UART3
●
Oversampling Unit
The oversampling unit oversamples the incoming data at the SIN2/SIN3 pin for five times with the
machine clock. It is not operated in synchronous operation mode.
●
Interrupt Generation Circuit
The interrupt generation circuit administers all cases of generating a reception or transmission interrupt. If a
corresponding enable flag is set and an interrupt case occurs the interrupt will be generated immediately.
●
LIN synch Break and Synchronization Field Detection Circuit
The LIN break and LIN synchronization field detection circuit detects a LIN break, if a LIN master node is
sending a message header. If a LIN break is detected a special flag bit is generated. The first and the fifth
falling edge of the LIN synchronization field is recognized by this circuit by generating an internal signal
(LSYN) for the Input Capture Unit to measure the actual serial clock time of the transmitting master node.
●
LIN Synch Break Generation Circuit
The LIN break generation circuit generates a LIN break of a determined length.
●
Bus Idle Detection circuit
The bus idle detection circuit recognizes if neither reception nor transmission is going on. In this case, the
circuit generates the special flag bits TBI and RBI.
●
LIN-UART2, LIN-UART3 Serial Mode Register (SMR2/SMR3)
This register performs the following operations:
•
Selecting the LIN-UART2, LIN-UART3 operation mode
•
Selecting a clock input source
•
Selecting if an external clock is connected "one-to-one" or connected to the reload counter
•
Resetting dedicated reload timer
•
Resetting the LIN-UART2, LIN-UART3 (preserving the settings of the registers)
•
Specifying whether to enable serial data output to the corresponding pin
•
Specifying whether to enable clock output to the corresponding pin
●
Serial Control Register (SCR2/SCR3)
This register performs the following operations:
•
Specifying whether to provide parity bits
•
Selecting parity bits
•
Specifying a stop bit length
•
Specifying a data length
•
Selecting a frame data format in mode 1
•
Clearing the error flags
•
Specifying whether to enable transmission
•
Specifying whether to enable reception
Summary of Contents for MB90390 Series
Page 2: ......
Page 4: ......
Page 17: ...xiii APPENDIX D List of Interrupt Vectors 690 INDEX 695 ...
Page 18: ...xiv ...
Page 132: ...104 CHAPTER 5 CLOCKS ...
Page 152: ...124 CHAPTER 6 CLOCK MODULATOR ...
Page 210: ...182 CHAPTER 11 TIME BASE TIMER ...
Page 218: ...190 CHAPTER 12 WATCHDOG TIMER ...
Page 264: ...236 CHAPTER 14 16 BIT RELOAD TIMER WITH EVENT COUNT FUNCTION ...
Page 274: ...246 CHAPTER 15 WATCH TIMER ...
Page 306: ...278 CHAPTER 17 DTP EXTERNAL INTERRUPTS ...
Page 338: ...310 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 364: ...336 CHAPTER 19 UART0 UART1 ...
Page 398: ...370 CHAPTER 20 UART2 UART3 Figure 20 5 2 ORE Set Timing Receive data RDRF ORE ...
Page 432: ...404 CHAPTER 20 UART2 UART3 ...
Page 482: ...454 CHAPTER 22 SERIAL I O ...
Page 560: ...532 CHAPTER 24 STEPPING MOTOR CONTROLLER ...
Page 582: ...554 CHAPTER 27 ROM MIRRORING MODULE ...
Page 632: ...604 CHAPTER 29 EXAMPLES OF SERIAL PROGRAMMING CONNECTION ...
Page 722: ...694 APPENDIX ...
Page 723: ...695 INDEX The index follows on the next page This is listed in alphabetic order ...
Page 740: ......