
xxiii
563
Table 28.5-1 Command Sequence Table
1st bus write cycle is changed in Address of Auto-select.
(FxAAA
→
FxAAAA)
Notes is changed.
(
•
The addresses Fx in the table mean FF, FE, FD, FB, FA and F9 for 3M-bit Flash Memory and FF, FE, FD,
FC, FB, FA, F9 and F8 for the 4M-bit Flash Memory. Use these addresses as the access target bank values for
operations.
→
•
The addresses Fx in the table mean FF, FE, FD, FB, FA and F9 for 3M-bit Flash Memory.
Use these addresses as the access target bank values for operations.)
582
■
Suspending Erasing of Flash Memory Sectors is changed.
(after a maximum period of 15
µ
s has elapsed.
→
after a maximum period of 20
µ
s has elapsed.)
("Sector Erase Suspend command should be entered more than 20
µ
s after Sector Erase command or Sector
Erase Restart command is issued." is added)
584
●
Input of a hardware reset (RST) is changed.
593
Table 29.1-1 Pins Used for Fujitsu Standard Serial Onboard Programming
Additional information of VCC is changed.
606
Table A-1 I/O Map (1/6)
Register of Address 00000D
H
is changed.
(Analog Input Enable 1/ ADC Select
→
Analog Input Enable 1)
607
Table A-1 I/O Map (2/6)
Address 000028
H
to 00002B
H
is changed.
(UART2
→
Reserved)
Register and Abbreviation in Address 00002F
H
are changed.
(Serial I/O Prescaler/Edge Selector
→
Serial I/O Prescaler)
Register of Address 000030
H
is changed.
(External Interrupt Enable
→
External/DTP Enable Register)
608
Table A-1 I/O Map (3/6)
Register and Peripheral in Address 00003B
H
are changed.
(ROM Correction Control Status 1
→
Program address detection control status register 1)
(ROM Correction 1
→
Program Address Detection 1)
Register of Address 00003E
H
is changed.
(PPG2 and PPG3 clock select register
→
PPG2/PPG3 clock control register)
609
Table A-1 I/O Map (4/6)
Initial value of Address 00005F
H
is changed.
(0XXXXXX0
B
→
0XXXXX00
B
)
610
Table A-1 I/O Map (5/6)
Initial value of Address 00006F
H
is changed.
(XXXXXXX1
B
→
*1
B
)
Register and Peripheral in Address 00009E
H
are changed.
(ROM Correction Control Status 0
→
Program address detection control status register 0)
(ROM Correction 0
→
Program Address Detection0)
* is added.
Reference: Main changes (Rev.2
→
Rev.3)
Page
Changes (For details, refer to main body.)
Summary of Contents for MB90390 Series
Page 2: ......
Page 4: ......
Page 17: ...xiii APPENDIX D List of Interrupt Vectors 690 INDEX 695 ...
Page 18: ...xiv ...
Page 132: ...104 CHAPTER 5 CLOCKS ...
Page 152: ...124 CHAPTER 6 CLOCK MODULATOR ...
Page 210: ...182 CHAPTER 11 TIME BASE TIMER ...
Page 218: ...190 CHAPTER 12 WATCHDOG TIMER ...
Page 264: ...236 CHAPTER 14 16 BIT RELOAD TIMER WITH EVENT COUNT FUNCTION ...
Page 274: ...246 CHAPTER 15 WATCH TIMER ...
Page 306: ...278 CHAPTER 17 DTP EXTERNAL INTERRUPTS ...
Page 338: ...310 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 364: ...336 CHAPTER 19 UART0 UART1 ...
Page 398: ...370 CHAPTER 20 UART2 UART3 Figure 20 5 2 ORE Set Timing Receive data RDRF ORE ...
Page 432: ...404 CHAPTER 20 UART2 UART3 ...
Page 482: ...454 CHAPTER 22 SERIAL I O ...
Page 560: ...532 CHAPTER 24 STEPPING MOTOR CONTROLLER ...
Page 582: ...554 CHAPTER 27 ROM MIRRORING MODULE ...
Page 632: ...604 CHAPTER 29 EXAMPLES OF SERIAL PROGRAMMING CONNECTION ...
Page 722: ...694 APPENDIX ...
Page 723: ...695 INDEX The index follows on the next page This is listed in alphabetic order ...
Page 740: ......