xx
357
Figure 20.4-5 Transmission and Reception Data Registers (RDR2/RDR3 and TDR2/TDR3) is changed.
(RDR2/TDR2: 0035DA
H
is changed.)
("0 0 0 0 0 0 0 0
B
[TDR3] (MB90V390H/MB90F394H)" is deleted.)
359
Summary of 20.4.5 Extended Status/Control Register (ESCR2/ESCR3) is changed.
Figure 20.4-6 Configuration of the Extended Status/Control Register (ESCR2/ESCR3) is changed.
(ESCR2: 0035DD
H
is added.)
360
Table 20.4-4 Function of Each Bit of the Extended Status/Control Register (ESCR2/ESCR3)
Function of bit10 is changed.
("
•
A set value of this bit is effective only for the TXE bit of serial control register (SCR) is "0". " is added.)
Bit name of bit8 is changed.
(Serial clock edge selection bit
→
Sampling clock edge selection bit)
361
Table 20.4-5 Description of the Interaction of SOPE and SIOP is changed.
362
Figure 20.4-7 Configuration of the Extended Communication Control Register (ECCR2/ECCR3) is changed.
(ECCR2: 0035DC
H
is added.)
(00000XXX
B
→
X0000XXX
B
)
(BIE * is deleted in bit2)
364
Figure 20.4-8 Bit Configuration of Baud Rate Generator Register (BGR02/03 and BGR12/13)
BGR02: 0035DE
H
and BGR12: 0035DF
H
are added.
Access of bit15 is changed.
(-
→
R)
bit7 to bit0 is changed.
(BGR0
→
BGR7 to BGR0)
(Baud rate Generator Register 0
→
Baud rate Generator Register 02,03)
(Read bit 0 to 7 of actual count
→
Read bit 7 to 0 of transmission reload counter)
bit14 to bit8 is changed.
(BGR1
→
BGR14 to BGR8)
(Baud rate Generator Register 1
→
Baud rate Generator Register 12,13)
(Read bit 8 to 14 of actual count
→
Read bit 14 to 8 of transmission reload counter)
365
Table 20.5-1 Interrupt Control Bits and Interrupt Causes of LIN-UART2, UART3
Input Capture Unit is changed.
(ICP3, ICS23, ICE3 is added.)
367
●
LIN Synchronization Field Edge Detection Interrupts is changed.
(ICU1/5
→
ICU1/ICU3/ICU5)
Table 20.5-2 UART2, UART3 Interrupt and EI
2
OS is changed.
368
●
For UART2 Reception is changed.
●
For UART2 Transmission is changed.
373
●
Baud rates determined using the dedicated baud rate generator (reload counter) is changed.
(These baud rates are used in asynchronous mode or synchronous mode (master). To set the clock source,
select the internal clock and the use of the baud rate generator clock (SMR2/SMR3:EXT=0, OTO=0) is
added.)
●
Baud rates determined using external clock (one-to-one mode) is changed.
(These baud rates are used in synchronous mode (slave). To set the clock source, select the external clock and
its direct use (SMR2/SMR3:EXT=1, OTO=1). is added.)
●
Baud rates determined using the dedicated baud rate generator with external clock is changed.
379
■
Clearing Reload Counters is changed.
(Writing "0" to the REST bit does not clear the counters and they restart from reload value immediately.
→
Writing "1" to the REST bit does not clear the counters and they restart from reload value immediately.)
Reference: Main changes (Rev.2
→
Rev.3)
Page
Changes (For details, refer to main body.)
Summary of Contents for MB90390 Series
Page 2: ......
Page 4: ......
Page 17: ...xiii APPENDIX D List of Interrupt Vectors 690 INDEX 695 ...
Page 18: ...xiv ...
Page 132: ...104 CHAPTER 5 CLOCKS ...
Page 152: ...124 CHAPTER 6 CLOCK MODULATOR ...
Page 210: ...182 CHAPTER 11 TIME BASE TIMER ...
Page 218: ...190 CHAPTER 12 WATCHDOG TIMER ...
Page 264: ...236 CHAPTER 14 16 BIT RELOAD TIMER WITH EVENT COUNT FUNCTION ...
Page 274: ...246 CHAPTER 15 WATCH TIMER ...
Page 306: ...278 CHAPTER 17 DTP EXTERNAL INTERRUPTS ...
Page 338: ...310 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 364: ...336 CHAPTER 19 UART0 UART1 ...
Page 398: ...370 CHAPTER 20 UART2 UART3 Figure 20 5 2 ORE Set Timing Receive data RDRF ORE ...
Page 432: ...404 CHAPTER 20 UART2 UART3 ...
Page 482: ...454 CHAPTER 22 SERIAL I O ...
Page 560: ...532 CHAPTER 24 STEPPING MOTOR CONTROLLER ...
Page 582: ...554 CHAPTER 27 ROM MIRRORING MODULE ...
Page 632: ...604 CHAPTER 29 EXAMPLES OF SERIAL PROGRAMMING CONNECTION ...
Page 722: ...694 APPENDIX ...
Page 723: ...695 INDEX The index follows on the next page This is listed in alphabetic order ...
Page 740: ......