61
CHAPTER 3 INTERRUPTS
[bit13 and bit12, bit5 and bit4] S0 and S1 (extended intelligent I/O service status)
S0 and S1 are read-only bits. The values set in these bits indicate the end condition of EI
2
OS. These bits
are initialized to "00
B
" upon a reset.
Table 3.3-3 shows the S bits and end conditions.
Table 3.3-2 ICS Bits, Channel Numbers, and Descriptor Addresses
ICS3
ICS2
ICS1
ICS0
Selected channel
Descriptor address
0
0
0
0
0
000100
H
0
0
0
1
1
000108
H
0
0
1
0
2
000110
H
0
0
1
1
3
000118
H
0
1
0
0
4
000120
H
0
1
0
1
5
000128
H
0
1
1
0
6
000130
H
0
1
1
1
7
000138
H
1
0
0
0
8
000140
H
1
0
0
1
9
000148
H
1
0
1
0
10
000150
H
1
0
1
1
11
000158
H
1
1
0
0
12
000160
H
1
1
0
1
13
000168
H
1
1
1
0
14
000170
H
1
1
1
1
15
000178
H
Table 3.3-3 S Bits and End Conditions
S1
S0
End condition
0
0
EI
2
OS running or not activated
0
1
Termination by count
1
0
Reserved
1
1
Termination by request from resource
Summary of Contents for MB90390 Series
Page 2: ......
Page 4: ......
Page 17: ...xiii APPENDIX D List of Interrupt Vectors 690 INDEX 695 ...
Page 18: ...xiv ...
Page 132: ...104 CHAPTER 5 CLOCKS ...
Page 152: ...124 CHAPTER 6 CLOCK MODULATOR ...
Page 210: ...182 CHAPTER 11 TIME BASE TIMER ...
Page 218: ...190 CHAPTER 12 WATCHDOG TIMER ...
Page 264: ...236 CHAPTER 14 16 BIT RELOAD TIMER WITH EVENT COUNT FUNCTION ...
Page 274: ...246 CHAPTER 15 WATCH TIMER ...
Page 306: ...278 CHAPTER 17 DTP EXTERNAL INTERRUPTS ...
Page 338: ...310 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 364: ...336 CHAPTER 19 UART0 UART1 ...
Page 398: ...370 CHAPTER 20 UART2 UART3 Figure 20 5 2 ORE Set Timing Receive data RDRF ORE ...
Page 432: ...404 CHAPTER 20 UART2 UART3 ...
Page 482: ...454 CHAPTER 22 SERIAL I O ...
Page 560: ...532 CHAPTER 24 STEPPING MOTOR CONTROLLER ...
Page 582: ...554 CHAPTER 27 ROM MIRRORING MODULE ...
Page 632: ...604 CHAPTER 29 EXAMPLES OF SERIAL PROGRAMMING CONNECTION ...
Page 722: ...694 APPENDIX ...
Page 723: ...695 INDEX The index follows on the next page This is listed in alphabetic order ...
Page 740: ......