328
CHAPTER 19 UART0, UART1
19.8
Parity Bit
The P bit in the URD0, URD1 register specifies whether to use even or odd parity when
parity is enabled. The PEN bit in the UMC0, UMC1 register enables parity.
■
Parity Bit
Inputting the data shown in Figure 19.8-1 to SIN when even parity is set causes a receive parity error.
Figure 19.8-1 also shows the data transmitted when sending "001101
B
" with even parity and odd parity.
Figure 19.8-1 Serial Data with Parity Enabled
SIN0
0
1
0
1
1
0
0
1
0
Start
LSB
MSB
Stop
(Parity)
SOT0
0
1
0
1
1
0
1
1
0
Start
LSB
MSB
Stop
(Parity)
SOT0
0
1
0
1
1
0
0
1
0
Start
LSB
MSB
Stop
(Parity)
(Receive parity error occurs P = 0)
(Even parity transmission P = 0)
(Odd parity transmission P = 1)
Summary of Contents for MB90390 Series
Page 2: ......
Page 4: ......
Page 17: ...xiii APPENDIX D List of Interrupt Vectors 690 INDEX 695 ...
Page 18: ...xiv ...
Page 132: ...104 CHAPTER 5 CLOCKS ...
Page 152: ...124 CHAPTER 6 CLOCK MODULATOR ...
Page 210: ...182 CHAPTER 11 TIME BASE TIMER ...
Page 218: ...190 CHAPTER 12 WATCHDOG TIMER ...
Page 264: ...236 CHAPTER 14 16 BIT RELOAD TIMER WITH EVENT COUNT FUNCTION ...
Page 274: ...246 CHAPTER 15 WATCH TIMER ...
Page 306: ...278 CHAPTER 17 DTP EXTERNAL INTERRUPTS ...
Page 338: ...310 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 364: ...336 CHAPTER 19 UART0 UART1 ...
Page 398: ...370 CHAPTER 20 UART2 UART3 Figure 20 5 2 ORE Set Timing Receive data RDRF ORE ...
Page 432: ...404 CHAPTER 20 UART2 UART3 ...
Page 482: ...454 CHAPTER 22 SERIAL I O ...
Page 560: ...532 CHAPTER 24 STEPPING MOTOR CONTROLLER ...
Page 582: ...554 CHAPTER 27 ROM MIRRORING MODULE ...
Page 632: ...604 CHAPTER 29 EXAMPLES OF SERIAL PROGRAMMING CONNECTION ...
Page 722: ...694 APPENDIX ...
Page 723: ...695 INDEX The index follows on the next page This is listed in alphabetic order ...
Page 740: ......