v
CONTENTS
CHAPTER 1
OVERVIEW ................................................................................................... 1
1.1
Overview of MB90360 ........................................................................................................................ 2
1.2
Block Diagram of MB90360 series ..................................................................................................... 9
1.3
Package Dimensions ........................................................................................................................ 12
1.4
Pin Assignment ................................................................................................................................. 13
1.5
Pin Functions .................................................................................................................................... 14
1.6
Input-Output Circuits ......................................................................................................................... 17
1.7
Handling Device ................................................................................................................................ 21
CHAPTER 2
CPU ............................................................................................................ 27
2.1
Outline of the CPU ............................................................................................................................ 28
2.2
Memory Space .................................................................................................................................. 29
2.3
Memory Map ..................................................................................................................................... 32
2.4
Linear Addressing ............................................................................................................................. 33
2.5
Bank Addressing Types .................................................................................................................... 34
2.6
Multi-byte Data in Memory Space ..................................................................................................... 36
2.7
Registers ........................................................................................................................................... 37
2.7.1
Accumulator (A) ........................................................................................................................... 40
2.7.2
User Stack Pointer (USP) and System Stack Pointer (SSP) ....................................................... 41
2.7.3
Processor Status (PS) ................................................................................................................. 42
2.7.4
Program Counter (PC) ................................................................................................................. 45
2.8
Register Bank ................................................................................................................................... 46
2.9
Prefix Codes ..................................................................................................................................... 48
2.10
Interrupt Disable Instructions ............................................................................................................ 51
2.11
Precautions for Use of "DIV A, Ri" and "DIVW A, RWi" Instructions ................................................ 52
CHAPTER 3
INTERRUPTS ............................................................................................. 55
3.1
Outline of Interrupts .......................................................................................................................... 56
3.2
Interrupt Vector ................................................................................................................................. 59
3.3
Interrupt Control Registers (ICR) ...................................................................................................... 61
3.4
Interrupt Flow .................................................................................................................................... 65
3.5
Hardware Interrupts .......................................................................................................................... 67
3.5.1
Hardware Interrupt Operation ...................................................................................................... 68
3.5.2
Occurrence and Release of Hardware Interrupt .......................................................................... 69
3.5.3
Multiple interrupts ........................................................................................................................ 71
3.6
Software Interrupts ........................................................................................................................... 72
3.7
Extended Intelligent I/O Service (EI
2
OS) .......................................................................................... 74
3.7.1
Extended Intelligent I/O Service Descriptor (ISD) ....................................................................... 76
3.7.2
EI
2
OS Status Register (ISCS) ..................................................................................................... 78
3.8
Operation Flow of and Procedure for Using the Extended Intelligent I/O Service (EI
2
OS) .............. 79
3.9
Exceptions ........................................................................................................................................ 82
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......