513
CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION
22.3.2
Detect Address Setting Registers (PADR0 to PADR5)
The value of an address to be detected is set in the detect address setting registers.
When the address of the instruction processed by the program matches the address set
in the detect address setting registers, the next instruction is forcibly replaced by the
INT9 instruction, and the interrupt processing program is executed.
■
Detect Address Setting Registers (PADR0 to PADR5)
Figure 22.3-4 Detect Address Setting Registers (PADR0 to PADR5)
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
D11
D8
D9
D10
D15
D12
D13
D14
bit15 bit14 bit13 bit12 bit11 bit10
bit9
bit8
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
D19
D16
D17
D18
D23
D20
D21
D22
D19
D16
D17
D18
D23
D20
D21
D22
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
D3
D0
D1
D2
D7
D4
D5
D6
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
0079F8
H
0079F7
H
0079E7
H
0079F6
H
0079E6
H
0079F2
H
0079E2
H
0079F1
H
0079E1
H
0079F0
H
0079E0
H
0079F5
H
0079E5
H
0079F4
H
0079E4
H
0079F3
H
0079E3
H
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
D11
D8
D9
D10
D15
D12
D13
D14
bit15 bit14 bit13 bit12 bit11 bit10
bit9
bit8
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
D3
D0
D1
D2
D7
D4
D5
D6
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
bit15 bit14 bit13 bit12 bit11 bit10
bit9
bit8
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
D11
D8
D9
D10
D15
D12
D13
D14
bit15 bit14 bit13 bit12 bit11 bit10
bit9
bit8
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
D19
D16
D17
D18
D23
D20
D21
D22
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
D3
D0
D1
D2
D7
D4
D5
D6
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
0079E8
H
XXXXXXXX
B
XXXXXXXX
B
XXXXXXXX
B
XXXXXXXX
B
XXXXXXXX
B
XXXXXXXX
B
XXXXXXXX
B
XXXXXXXX
B
XXXXXXXX
B
PADR5: High
PADR2: High
Address
Reset value
Reset value
Reset value
Reset value
Reset value
Reset value
Reset value
Reset value
Reset value
PADR5: Middle
PADR2: Middle
PADR5: Low
PADR2: Low
PADR4: High
PADR1: High
PADR4: Middle
PADR1: Middle
PADR4: Low
PADR1: Low
PADR3: High
PADR0: High
PADR3: Middle
PADR0: Middle
PADR3: Low
PADR0: Low
R/W : Read/Write
X
: Undefined
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......