x
20.4.2
LIN-UART Serial Mode Register (SMR) .................................................................................... 395
20.4.3
Serial Status Register (SSR) ..................................................................................................... 397
20.4.4
Reception and Transmission Data Register (RDR/TDR) ........................................................... 399
20.4.5
Extended Status/Control Register (ESCR) ................................................................................ 401
20.4.6
Extended Communication Control Register (ECCR) ................................................................. 403
20.4.7
Baud Rate Generator Register 0 and 1 (BGR0/1) ..................................................................... 405
20.5
LIN-UART Interrupts ....................................................................................................................... 406
20.5.1
Reception Interrupt Generation and Flag Set Timing ................................................................ 409
20.5.2
Transmission Interrupt Generation and Flag Set Timing ........................................................... 411
20.6
LIN-UART Baud Rates ................................................................................................................... 413
20.6.1
Setting the Baud Rate ............................................................................................................... 415
20.6.2
Restarting the Reload Counter .................................................................................................. 418
20.7
Operation of LIN-UART .................................................................................................................. 420
20.7.1
Operation in Asynchronous Mode (Op. Modes 0 and 1) ........................................................... 422
20.7.2
Operation in Synchronous Mode (Operation Mode 2) ............................................................... 426
20.7.3
Operation with LIN Function (Operation Mode 3) ...................................................................... 429
20.7.4
Direct Access to Serial Pins ...................................................................................................... 432
20.7.5
Bidirectional Communication Function (Normal Mode) ............................................................. 433
20.7.6
Master-Slave Communication Function (Multiprocessor Mode) ................................................ 435
20.7.7
LIN Communication Function .................................................................................................... 438
20.7.8
Sample Flowcharts for LIN-UART in LIN communication (Operation Mode 3) .......................... 439
20.8
Notes on Using LIN-UART .............................................................................................................. 441
CHAPTER 21 CAN CONTROLLER ................................................................................ 443
21.1
Features of CAN Controller ............................................................................................................ 444
21.2
Block Diagram of CAN Controller ................................................................................................... 445
21.3
List of Overall Control Registers ..................................................................................................... 446
21.4
Classifying CAN Controller Registers ............................................................................................. 452
21.4.1
Configuration of Control Status Register (CSR) ........................................................................ 453
21.4.2
Function of Control Status Register (CSR) ................................................................................ 454
21.4.3
Correspondence between Node Status Bit and Node Status .................................................... 456
21.4.4
Notes on Using Bus Operation Stop Bit (HALT = 1) .................................................................. 457
21.4.5
Last Event Indicator Register (LEIR) ......................................................................................... 458
21.4.6
Receive and Transmit Error Counters (RTEC) .......................................................................... 461
21.4.7
Bit Timing Register (BTR) .......................................................................................................... 462
21.4.8
Prescaler Setting by Bit Timing Register (BTR) ........................................................................ 463
21.4.9
Message Buffer Valid Register (BVALR) ................................................................................... 465
21.4.10 IDE Register (IDER) .................................................................................................................. 466
21.4.11 Transmission Request Register (TREQR) ................................................................................ 467
21.4.12 Transmission RTR Register (TRTRR) ....................................................................................... 468
21.4.13 Remote Frame Receiving Wait Register (RFWTR) ................................................................... 469
21.4.14 Transmission Cancel Register (TCANR) ................................................................................... 470
21.4.15 Transmission Complete Register (TCR) .................................................................................... 471
21.4.16 Transmission Interrupt Enable Register (TIER) ......................................................................... 472
21.4.17 Reception Complete Register (RCR) ........................................................................................ 473
21.4.18 Remote Request Receiving Register (RRTRR) ........................................................................ 474
21.4.19 Receive Overrun Register (ROVRR) ......................................................................................... 475
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......