348
CHAPTER 18 8-/10-BIT A/D CONVERTER
bit12
PAUS:
Pause flag bit
This bit indicates the A/D conversion operating state when the EI
2
OS
function is used.
•
The PAUS bit is enabled only when the EI
2
OS function is used.
•
When next A/D conversion terminates before the A/D conversion
result completes the transfer from the A/D data register (ADCR0, 1)
to memory, the A/D conversion pauses in order to prevent previous
data from being overwritten. When the A/D conversion pauses, the
PAUS bit is set to "1".
•
After transfer of the A/D conversion results to memory, the 8-/10-bit
A/D converter automatically resumes A/D conversion.
Note:
•
See "18.5.5 A/D-converted Data Protection Function" for the
conversion data protection function.
•
This bit is not cleared even if the pause state is cancelled. To clear
this bit, write "0" to it.
bit11,
bit10
STS1, STS0:
A/D conversion start
trigger select bits
These bits select the trigger to start the 8-/10-bit A/D converter.
•
00
B
: Software start
•
01
B
: External pin trigger or software start
•
10
B
: Software start
•
11
B
: External pin trigger or software start
Note:
•
When the falling edge is detected in the ADTG pin at selected
external terminal trigger (01
B
, 11
B
), the A/D conversion is begun.
•
If two or more start triggers are set (other than STS1, STS0="00
B
",
"10
B
"), the 8-/10-bit A/D converter is started by the first-generated
start trigger.
•
Start trigger setting should be changed when the operation of
resource generating a start trigger is stopped (trigger is inactive).
bit9
STRT:
A/D conversion
software start bit
This bits starts the 8-/10-bit A/D converter by software.
When set to "1": Starts 8-/10-bit A/D converter
•
If A/D conversion pauses in the pause-conversion mode, it is
resumed by writing 1 to the STRT bit.
When set to "0": Invalid. The state remains unchanged.
Note:
• The read-modify-write instructions read "0".
• The byte/word command reads "1".
• Do not perform forcible termination (BUSY = 0) and software
start (STRT = 1) of the 8-/10-bit A/D converter simultaneously.
bit8
Undefined bit
• Read: "1" is always read.
• Write: No effect
Table 18.3-2 Function of Each Bit of A/D Control Status Register (High) (ADCS1) (2/2)
Bit name
Function
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......