404
CHAPTER 20 LIN-UART
Table 20.4-6 Function of Each Bit in the Extended Communication Control Register (ECCR)
NO.
Bit name
Function
bit7
Unused bit
This bit is unused bit. Reading bit is undefined. Always write "0".
bit6
LBR:
Lin Synch break Generating bit
Writing a 1 to this bit generates a LIN synch break of the length
selected by the LBL0/LBL1 bits of the ESCR, if operation mode 3
is selected. Setting to "0" in operation mode 0.
bit5
MS:
Master/Slave mode selection bit in
mode 2
This bit selects master or slave mode of LIN-UART in
synchronous mode 2. If master is selected LIN-UART generates
the synchronous clock by itself. If slave mode is selected, LIN-
UART receives external serial clock.
This bit is fixed to "0" in operation mode 0, 1 and 3.
Change this bit, when the SCR: TXE bit is "0".
Note:
If slave mode is selected, the clock source must be external and
enabled the external clock input (SMR: SCKE = 0, EXT = 1, OTO
= 1).
bit4
SCDE:
Serial clock delay enable bit in mode 2
If this bit is set to 1 the serial output clock is delayed as shown in
Figure 20.7-5 if LIN-UART operates in master mode 2. This bit is
enabled to SPI.
This bit is fixed to "0" in operation mode 0, 1, and 3.
bit3
SSM:
Start/Stop bit mode enable bit in mode
2
This bit adds start and stop bits to the synchronous data format in
operation mode 2. It is ignored in mode 0, 1, and 3.
This bit is fixed to "0" in operation mode 0, 1, and 3.
bit2
Unused bit
Unused bit. Reading value is undefined. Always write to "0".
bit1
RBI:
Reception bus idle detection flag bit
This bit is "1" if there is no reception activity on the SINn pin and
it is kept at "H".
Do not use this bit in mode 2 when SSM=0.
bit0
TBI:
Transmission bus idle detection flag bit
This bit is "1" if there is no transmission activity on the SOTn pin.
Do not use this bit in mode 2 when SSM=0.
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......