657
INDEX
Precautions for Use of "DIV A,Ri" and
"DIVW A,RWi" Instructions
.................. 52
Restrictions on Interrupt Disable Instructions
and Prefix Instructions
........................... 51
Use of the "DIV A,Ri" and "DIVW A,RWi"
Instructions without Precautions
............ 53
Instruction List
F
2
MC-16LX Instruction List
............................. 600
Instruction Map
Structure of Instruction Map
............................. 614
Instruction Presentation
Description of Instruction Presentation Items and
symbols
.............................................. 597
Instruction Types
Instruction Types
............................................. 577
Inter-CPU Connection
Inter-CPU Connection Method
.......................... 421
Internal Clock Mode
Internal Clock Mode
......................................... 238
Operation in Internal Clock Mode
...................... 255
Program Example in Internal Clock Mode
.......... 263
Setting of Internal Clock Mode
.......................... 254
Interrupt
16-bit I/O Timer Interrupt and EI
2
OS
................. 228
8-/10-bit A/D Converter Interrupt and EI
2
OS
...... 358
Cancellation of Standby Mode by Interrupt
........ 157
Correspondence between 16-bit Reload Timer
Interrupt and EI
2
OS
............................. 251
Correspondence between Timebase Timer Interrupt
and EI
2
OS
.......................................... 187
Generation of Interrupt from 8-/10-bit A/D Converter
.......................................................... 345
Hardware Interrupt Operation
.............................. 68
Hardware Interrupts
..................................... 56, 67
Interrupt Disable Instructions
.............................. 51
Interrupt Flow
.................................................... 65
Interrupt Number
............................................... 85
Interrupts of 16-bit Reload Timer
...................... 251
Interrupt of 8-/16-bit PPG Timer
....................... 299
Interrupts of 8-/16-bit PPG Timer
...................... 299
Interrupt of A/D Converter
................................ 358
Interrupt of Timebase Timer
............................. 187
LIN-UART Interrupts
....................................... 406
LIN-UART Interrupts and EI
2
OS
...................... 408
Multiple Interrupts
............................................. 71
Occurrence and Release of Hardware Interrupt
............................................................ 69
Reception Interrupt Generation and Flag Set Timing
.......................................................... 409
Restrictions on Interrupt Disable Instructions and
prefix Instructions
................................. 51
Software Interrupt Operation
............................... 72
Software Interrupts
....................................... 57, 72
Structure of Hardware Interrupt
........................... 67
Structure of Software Interrupts
........................... 72
Transmission Interrupt Generation and Flag Set
Timing
................................................411
Watch Timer Interrupt
.......................................275
Watch Timer Interrupt and EI
2
OS Transfer Function
..........................................................275
Interrupt Causes
Interrupt Causes,interrupt Vectors,and Interrupt
control Registers
..................................646
Interrupt Control Register
Interrupt Causes,interrupt Vectors,and Interrupt
control Registers
..................................646
Interrupt Control Register (ICR)
..........................61
Interrupt Disable Instructions
Interrupt Disable Instructions
...............................51
Restrictions on Interrupt Disable Instructions
and Prefix Instructions
...........................51
Interrupt Number
Details of Pins and Interrupt Number
..................212
Details of Pins and Interrupt Numbers
................316
Interrupt Number
................................................85
Interrupt Request
Generation of Interrupt Request from 16-bit I/O Timer
..........................................................216
Generation of Interrupt Request from 16-bit Reload
Timer
.................................................244
Generation of Interrupt Request from 8-/16-bit
PPG Timer
..........................................291
Generation of Interrupt Request from Timebase Timer
..........................................................184
Generation of Interrupt Request from Watch Timer
..........................................................272
Interrupt Vector
Interrupt Causes,interrupt Vectors,and Interrupt
control Registers
..................................646
Interrupt Vector
..................................................59
List of Interrupt Vectors
..............................72, 644
Interval Timer
Interval Timer Function
.............180, 188, 268, 276
IPCP
Input Capture Register (IPCP)
...........................223
ISCS
EI
2
OS Status Register (ISCS)
..............................78
ISD
Extended Intelligent I/O Service Descriptor (ISD)
............................................................76
L
Last Event Indicator Register
Last Event Indicator Register (LEIR)
..................458
LEIR
Last Event Indicator Register (LEIR)
..................458
LIN Master Device
LIN-UART as LIN Master Device
.....................439
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......