398
CHAPTER 20 LIN-UART
Table 20.4-3 Function of Each Bit in Serial Status Register (SSR)
No.
Bit name
Function
bit15
PE:
Parity error flag bit
•
This bit is set to 1 when a parity error occurs during reception at PE=1 and is cleared
when 1 is written to the CRE bit of the LIN-UART serial control register (SCR).
•
A reception interrupt request is outputted when this bit and the RIE bit are 1.
•
Data in the reception data register (RDR) is invalid when this flag is set.
bit14
ORE:
Overrun error flag bit
•
This bit is set to 1 when an overrun error occurs during reception and is cleared when 1 is
written to the CRE bit of the LIN-UART serial control register (SCR).
•
A reception interrupt request is outputted when this bit and the RIE bit are 1.
•
Data in the reception data register (RDR) is invalid when this flag is set.
bit13
FRE:
Framing error flag
bit
•
This bit is set to 1 when a framing error occurs during reception and is cleared when 1 is
written to the CRE bit of the LIN-UART serial control register (SCR).
•
A reception interrupt request is outputted when this bit and the RIE bit are 1.
•
Data in the reception data register (RDR) is invalid when this flag is set.
bit12
RDRF:
Receive data full flag
bit
•
This flag indicates the status of the reception data register (RDR).
•
This bit is set to 1 when reception data is loaded into RDR and can only be cleared to 0
when the reception data register (RDR) is read.
•
A reception interrupt request is outputted when this bit and the RIE bit are 1.
bit11
TDRE:
Transmission data
empty flag bit
•
This flag indicates the status of the transmission data register (TDR).
•
This bit is cleared to 0 when transmission data is written to TDR and indicates that valid
data exists in TDR. This bit is set to 1 when data is loaded into the transmission shift
register and transmission start and indicates that no valid data exists in TDR.
•
A transmission interrupt request is generated if both this bit and the TIE bit are 1.
•
If the LBR bit in the ECCR register is set to "1" while the TDRE bit is "1", then this bit
once changes to "0". After the completion of LIN synch break generator, the TDRE bit
changes back to "1".
Note:
This bit is set to 1 (TDR empty) as its initial value.
bit10
BDS:
Transfer direction
selection bit
•
This bit selects whether to transfer serial data from the least significant bit (LSB first,
BDS=0) or the most significant bit (MSB first, BDS=1).
Note:
The high-order and low-order sides of serial data are interchanged with each other during
reading from or writing to the serial data register. If this bit is set to another value after the
data is written to the RDR register, the data becomes invalid. This bit is fixed to "0" in
mode 3 (LIN).
bit9
RIE:
Reception interrupt
request enable bit
•
This bit enables or disables the reception interrupt request output to the CPU.
•
If any of the RDRF, PE, ORE and FRE bits is set to "1" and this bit is "1", then a
reception interrupt request is outputted.
bit8
TIE:
Transmission request
interrupt enable bit
•
This bit enables or disables the transmission interrupt request output to the CPU.
•
A transmission interrupt request is outputted when this bit and the TDRE bit are 1.
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......