345
CHAPTER 18 8-/10-BIT A/D CONVERTER
■
List of Registers and Reset Values of 8-/10-bit A/D Converter
Figure 18.3-1 List of Register and Reset Value of 8-/10-bit A/D Converter
■
Generation of Interrupt from 8-/10-bit A/D Converter
In the 8-/10-bit A/D converter, when the A/D conversion results are stored in the A/D data register
(ADCR0, 1), the interrupt request flag bit in the A/D control status register (ADCS1:INT) is set to "1".
When an interrupt request is enabled (ADCS1:INTE = 1), an interrupt is generated.
A/D control status register (High)
15
14
13
12
11
10
9
8
Address
:000069
H
BUSY INT
INTE PAUS STS1 STS0 STRT
−
ADCS1
R/W
R/W
R/W
R/W
R/W
R/W
W
7
5
4
3
2
1
0
MD1 MD0
S10
ADCS0
R/W
R/W
R/W
R/W
ANS2 ANS1 ANS0
ANE2 ANE1
ANE3
ANE0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
6
Address
:000068
H
−
A/D control status register (Low)
Data register (High)
15
14
13
12
11
10
9
8
Address
:00006B
H
−
−
−
−
−
D9
D8
ADCR1
7
6
5
4
3
2
1
0
Address
:00006A
H
D7
D6
D5
D4
D3
D2
D1
D0
ADCR0
R
R
R
R
R
R
R
R
−
−
−
−
−
−
−
−
−
−
−
−
−
−
R
R
−
A/D setting register (High)
15
14
13
12
11
10
9
8
Address
:00006D
H
ST2
ST1
ST0
CT1
CT2
CT0
ANS3
ADSR1
A/D setting register (Low)
7
6
5
4
3
2
1
0
Address
:00006C
H
ADSR0
00000000
B
00000000
B
00000000
B
XXXXXX00
B
000XXXX0
B
0000000X
B
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
X
W
R/W
R
Reset value
Reset value
Reset value
Reset value
Reset value
Reset value
: Read/Write
: Read only
: Write only
: Undefined bit
: Indeterminate
Reserved
Reserved
Data register (Low)
Reserved
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......