xi
21.4.20 Reception Interrupt Enable Register (RIER) ............................................................................. 476
21.4.21 Acceptance Mask Select Register (AMSR) ............................................................................... 477
21.4.22 Acceptance Mask Registers 0 and 1 (AMR0 and AMR1) .......................................................... 479
21.4.23 Message Buffers ........................................................................................................................ 481
21.4.24 ID Register x (x = 0 to 15) (IDRx) .............................................................................................. 483
21.4.25 DLC Register x (x = 0 to 15) (DLCRx) ....................................................................................... 485
21.4.26 Data Register x (x = 0 to 15) (DTRx) ......................................................................................... 486
21.5
Transmission of CAN Controller ..................................................................................................... 488
21.6
Reception of CAN Controller .......................................................................................................... 490
21.7
Reception Flowchart of CAN Controller .......................................................................................... 493
21.8
How to Use CAN Controller ............................................................................................................ 494
21.9
Procedure for Transmission by Message Buffer (x) ....................................................................... 496
21.10 Procedure for Reception by Message Buffer (x) ............................................................................. 498
21.11 Setting Configuration of Multi-level Message Buffer ....................................................................... 500
21.12 Setting the CAN Direct Mode Register ........................................................................................... 502
21.13 Precautions when Using CAN Controller ........................................................................................ 503
CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ......................................... 505
22.1
Overview of Address Match Detection Function ............................................................................. 506
22.2
Block Diagram of Address Match Detection Function .................................................................... 507
22.3
Configuration of Address Match Detection Function ...................................................................... 508
22.3.1
Address Detection Control Register (PACSR0/PACSR1) ......................................................... 509
22.3.2
Detect Address Setting Registers (PADR0 to PADR5) ............................................................. 513
22.4
Explanation of Operation of Address Match Detection Function .................................................... 516
22.4.1
Example of using Address Match Detection Function ............................................................... 517
22.5
Program Example of Address Match Detection Function ............................................................... 522
CHAPTER 23 ROM MIRRORING MODULE ................................................................... 525
23.1
Overview of ROM Mirroring Function Select Module ...................................................................... 526
23.2
ROM Mirroring Function Select Register (ROMM) ......................................................................... 528
CHAPTER 24 512K-BIT FLASH MEMORY .................................................................... 529
24.1
Overview of 512K-bit Flash Memory ............................................................................................... 530
24.2
Block Diagram of the Entire Flash Memory and Sector Configuration of the Flash Memory .......... 531
24.3
Write/Erase Modes ......................................................................................................................... 533
24.4
Flash Memory Control Status Register (FMCS) ............................................................................. 535
24.5
Starting the Flash Memory Automatic Algorithm ............................................................................ 538
24.6
Confirming the Automatic Algorithm Execution State ..................................................................... 539
24.6.1
Data Polling Flag (DQ7) ............................................................................................................ 541
24.6.2
Toggle Bit Flag (DQ6) ................................................................................................................ 542
24.6.3
Timing Limit Exceeded Flag (DQ5) ........................................................................................... 543
24.7
Detailed Explanation of Writing to and Erasing Flash Memory ....................................................... 544
24.7.1
Setting The Read/Reset State ................................................................................................... 545
24.7.2
Writing Data ............................................................................................................................... 546
24.7.3
Erasing All Data (Erasing Chips) ............................................................................................... 548
24.8
Notes on Using 512K-bit Flash Memory ......................................................................................... 550
24.9
Flash Security Feature .................................................................................................................... 551
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......