351
CHAPTER 18 8-/10-BIT A/D CONVERTER
18.3.3
A/D Data Register (ADCR0/ADCR1)
The A/D data register (ADCR0/ADCR1) stores the digital value generated as the
conversion result. The ADCR0 stores the lower 8-bit, and ADCR1 stores the most
significant 2-bit of the conversion result. This register is rewritten each time the
conversion complete and stores last conversion value normally.
■
A/D Data Register (ADCR0/ADCR1)
Figure 18.3-4 A/D Data Register (ADCR
0/ADCR1
)
R
R
R
R
R
R
R
R
R
R
XXXXXX00
B
0 0 0 0 0 0 0 0
B
R
X
-
15
14
13
12
11
10
9
8
00006B
H
-
-
-
-
-
ADCR1
00006A
H
ADCR0
7
6
5
4
3
2
1
0
D7
D6
D5
D4
D3
D2
D1
D0
-
-
-
-
-
-
-
D9
D8
Reset value
Reset value
Data register (High)
Address
Data register (Low)
Address
: Read only
: Undefined bit
: Indeterminate
Table 18.3-4 Functions of A/D Data Register (ADCR0/ADCR1)
Bit Name
Function
bit15
to
bit10
Undefined bits
1 is always read at reading.
bit9
to
bit0
D9 to D0:
A/D conversion data
bits
These bits store the A/D conversion results.
When resolution set in 10 bits (S10=0):
Conversion data is stored in the 10 bits from D9 to D0.
When resolution set in 8 bits (S10=1):
Conversion data is stored in the 8 bits from D7 to D0. In this
case, the read values of D9 and D8 are 1.
Note:
•
Writing to this register is disabled.
•
Use a word instruction (MOVW) to read the A/D conversion
results stored in the A/D conversion data bits (D9 to D0).
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......