655
INDEX
Correspondence between 16-bit Reload Timer
Interrupt and EI
2
OS
............................. 251
Correspondence between Timebase Timer Interrupt
and EI
2
OS
.......................................... 187
Correspondence to EI
2
OS Function
................... 228
EI
2
OS Function of 16-bit Reload Timer
............. 251
EI
2
OS Function of 8-/10-bit A/D Converter
........ 358
EI
2
OS Operation Flow
........................................ 79
Extended Intelligent I/O Service (EI
2
OS)
....... 57, 74
LIN-UART Interrupts and EI
2
OS
...................... 408
EI
2
OS Status Register
EI
2
OS Status Register (ISCS)
.............................. 78
EIRR
DTP/External Interrupt Factor Register (EIRR1)
.......................................................... 319
ELVR
Detection Level Setting Register (ELVR1)
......... 323
Enable Sector Protect
Enable Sector Protect/verify Sector Protect
......... 642
ENIR
DTP/External Interrupt Enable Register (ENIR1)
.......................................................... 321
Erase
Detailed Explanation of Flash Memory Write/erase
.......................................................... 544
Erasing
Erasing All Data in the Flash Memory (erasing chips)
.......................................................... 548
Erasing Chip
Erasing All Data in the Flash Memory (erasing chips)
.......................................................... 548
Erasing Chip in the Flash Memory
..................... 548
ESCR
Extended Status/control Register (ESCR)
........... 401
Evaluation Chip
Block Diagram of Evaluation Chip
........................ 9
Event Count Mode
Event Count Mode
........................................... 238
Operation in Event Count Mode
........................ 261
Setting of Event Count Mode
............................ 259
Event Counter Mode
Program Example in Event Counter Mode
.......... 264
Exceptions
Exceptions
......................................................... 58
Extended Communication Control Register
Extended Communication Control Register (ECCR)
.......................................................... 403
Extended Intelligent I/O Service
Extended Intelligent I/O Service (EI
2
OS)
....... 57, 74
Extended Intelligent I/O Service Descriptor (ISD)
............................................................ 76
Extended Status/control Register
Extended Status/control Register (ESCR)
........... 401
External Clock
Connection of an Oscillator or an External Clock
to the Microcontroller
..........................108
External Interrupt
Block Diagram of DTP/External Interrupt
...........315
DTP/External Interrupt Enable Register (ENIR1)
..........................................................321
DTP/External Interrupt Factor Register (EIRR1)
..........................................................319
DTP/External Interrupt Function
........................314
DTP/External Interrupt Operation
......................329
External Interrupt Function
................................331
List of Registers and Reset Values in DTP/
External Interrupt
.................................318
Pins of DTP/External Interrupt
...........................317
Precautions when Using DTP/External Interrupt
..........................................................333
Program Example of DTP/External Interrupt Function
..........................................................335
Selection of External Interrupt Factor
.................325
Setting of DTP/External Interrupt
.......................327
External Reset
Block Diagrams of the External Reset Pin
...........125
External Single Clock
Sub-clock Mode with External Single Clock Product
..........................................................116
F
F
2
MC-16LX
F
2
MC-16LX Instruction List
..............................600
Features
Features
...............................................................7
FF Bank
Access to FF Bank by ROM Mirroring Function
..........................................................526
Flag Change Disable Prefix
Flag Change Disable Prefix (NCC)
.......................49
Flag Set Timing
Reception Interrupt Generation and Flag Set Timing
..........................................................409
Transmission Interrupt Generation and Flag Set
Timing
................................................411
Flash
Block Diagram of Flash/Mask ROM Version
........11
Flash Memory
512K-bit Flash Memory Features
.......................530
Block Diagram of the Entire Flash Memory
........531
Detailed Explanation of Flash Memory Write/erase
..........................................................544
Erasing All Data in the Flash Memory (erasing chips)
..........................................................548
Erasing Chip in the Flash Memory
.....................548
Flash Memory Control Signals
...........................533
Notes on Using Flash Memory
...........................550
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......