574
APPENDIX
7950
H
to
795F
H
Reserved
7960
H
Clock supervisor control register
CSVCR
R, R/W
Clock supervisor
0 0 0 1 1 1 0 0
B
7961
H
to
796D
H
Reserved
796E
H
CAN direct mode register
(For only MB90V340)
CDMR
R/W
CAN Clock Sync
XXXXXXX0B
796F
H
to
79DF
H
Reserved
79E0
H
Detection address setting 0
PADR0
R/W
Address Match
Detection 0
XXXXXXXX
B
79E1
H
Detection address setting 0
PADR0
R/W
XXXXXXXX
B
79E2
H
Detection address setting 0
PADR0
R/W
XXXXXXXX
B
79E3
H
Detection address setting 1
PADR1
R/W
XXXXXXXX
B
79E4
H
Detection address setting 1
PADR1
R/W
XXXXXXXX
B
79E5
H
Detection address setting 1
PADR1
R/W
XXXXXXXX
B
79E6
H
Detection address setting 2
PADR2
R/W
XXXXXXXX
B
79E7
H
Detection address setting 2
PADR2
R/W
XXXXXXXX
B
79E8
H
Detection address setting 2
PADR2
R/W
XXXXXXXX
B
79E9
H
to
79EF
H
Reserved
79F0
H
Detection address setting 3
PADR3
R/W
Address Match
Detection 1
XXXXXXXX
B
79F1
H
Detection address setting 3
PADR3
R/W
XXXXXXXX
B
79F2
H
Detection address setting 3
PADR3
R/W
XXXXXXXX
B
79F3
H
Detection address setting 4
PADR4
R/W
XXXXXXXX
B
79F4
H
Detection address setting 4
PADR4
R/W
XXXXXXXX
B
79F5
H
Detection address setting 4
PADR4
R/W
XXXXXXXX
B
79F6
H
Detection address setting 5
PADR5
R/W
XXXXXXXX
B
79F7
H
Detection address setting 5
PADR5
R/W
XXXXXXXX
B
79F8
H
Detection address setting 5
PADR5
R/W
XXXXXXXX
B
79F9
H
to
7BFF
H
Reserved
7C00
H
to
7CFF
H
Reserved for CAN interface 1. (For more information, see Table 21.3-1 .)
Table A-2 I/O Map (7900
H
- 7FFF
H
) (2/3)
Address
Register
Abbreviation
Access
Peripheral
Initial value
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......