646
APPENDIX
■
Interrupt Causes, Interrupt Vectors, and Interrupt Control Registers
Table D-2 summarizes the relationships among the interrupt causes, interrupt vectors, and interrupt control
registers of the MB90360 series.
Table D-2 Interrupt Causes, Interrupt Vectors, and Interrupt Control Registers (1/2)
Interrupt cause
EI
2
OS clear
DMA
channel
number
Interrupt vector
Interrupt control register
Number
ICR
Address
Reset
N
#08
FFFFDC
H
-
-
INT9 instruction
N
#09
FFFFD8
H
-
-
Exception
N
#10
FFFFD4
H
-
-
Reserved
N
#11
FFFFD0
H
ICR00
0000B0
H
Reserved
N
#12
FFFFCC
H
CAN 1 RX
N
#13
FFFFC8
H
ICR01
0000B1
H
CAN 1 TX/NS
N
#14
FFFFC4
H
Reserved
N
#15
FFFFC0
H
ICR02
0000B2
H
Reserved
N
#16
FFFFBC
H
Reserved
N
#17
FFFFB8
H
ICR03
0000B3
H
Reserved
N
#18
FFFFB4
H
16-bit reload timer 2
Y1
#19
FFFFB0
H
ICR04
0000B4
H
16-bit reload timer 3
Y1
#20
FFFFAC
H
Reserved
N
#21
FFFFA8
H
ICR05
0000B5
H
Reserved
N
#22
FFFFA4
H
PPG C/D
N
#23
FFFFA0
H
ICR06
0000B6
H
PPG E/F
N
#24
FFFF9C
H
Time base timer
N
#25
FFFF98
H
ICR07
0000B7
H
External interrupt 8 to 11
Y1
#26
FFFF94
H
Watch timer
N
#27
FFFF90
H
ICR08
0000B8
H
External interrupt 12 to 15
Y1
#28
FFFF8C
H
A/D converter
Y1
#29
FFFF88
H
ICR09
0000B9
H
I/O timer 0
N
#30
FFFF84
H
Reserved
N
#31
FFFF80
H
ICR10
0000BA
H
Reserved
N
#32
FFFF7C
H
Input capture 0 to 3
Y1
#33
FFFF78
H
ICR11
0000BB
H
Reserved
N
#34
FFFF74
H
UART 0 RX
Y2
#35
FFFF70
H
ICR12
0000BC
H
UART 0 TX
Y1
#36
FFFF6C
H
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......