651
INDEX
A
A
Accumulator (A)
................................................ 40
A/D Control Status Register
A/D Control Status Register (High) (ADCS1)
..... 346
A/D Control Status Register (Low) (ADCS0)
..... 349
A/D Converter
8-/10-bit A/D Converter Interrupt and EI
2
OS
...... 358
A/D-converted Data Protection Function in
8-/10-bit A/D Converter
....................... 367
Block Diagram of 8-/10-bit A/D Converter
......... 341
Conversion Modes of 8-/10-bit A/D Converter
.......................................................... 340
EI
2
OS Function of 8-/10-bit A/D Converter
........ 358
Function of 8-/10-bit A/D Converter
.................. 340
Generation of Interrupt from 8-/10-bit A/D Converter
.......................................................... 345
Interrupt of A/D Converter
................................ 358
List of Registers and Reset Values of 8-/10-bit
A/D Converter
.................................... 345
Pins of 8-/10-bit A/D Converter
......................... 344
Precautions when Using 8-/10-bit A/D Converter
.......................................................... 369
A/D Data Register
A/D Data Register (ADCR0/ADCR1)
................ 351
A/D Setting Register
A/D Setting Register (ADSR0/ADSR1)
............. 352
A/D-converted Data Protection
A/D-converted Data Protection Function
in 8-/10-bit A/D Converter
................... 367
Abstract
Abstract
.......................................................... 551
Acceptance Filter
Acceptance Filtering
........................................ 490
Setting Acceptance Filter
.................................. 494
Accessing
Accessing Multi-byte Data
.................................. 36
Accumulator
Accumulator (A)
................................................ 40
ADCR
A/D Data Register (ADCR0/ADCR1)
................ 351
ADCS
A/D Control Status Register (High) (ADCS1)
..... 346
A/D Control Status Register (Low) (ADCS0)
..... 349
Continuous Conversion Mode
(ADCS:MD1,MD0= "10
B
" )
................ 359
Pause-conversion Mode
(ADCS:MD1,MD0= "11
B
" )
................ 359
Single-shot Conversion Mode
(ADCS:MD1,MD0= "00
B
" or "01
B
" )
.......................................................... 359
Address Detection Control Register
Address Detection Control Register 0 (PACSR0)
.......................................................... 509
Address Detection Control Register 1 (PACSR1)
..........................................................511
Address Match Detection
Block Diagram of Address Match Detection Function
..........................................................507
List of Registers and Reset Values of Address Match
Detection Function
...............................508
Operation of Address Match Detection Function
..........................................................516
Operation of Address Match Detection Function at
Storing Patch Program in E
2
PROM
.......520
Overview of Address Match Detection Function
..........................................................506
Program Example for Address Match Detection
Function
.............................................522
Addressing
Addressing
.......................................................578
ADER
Analog Input Enable Register (ADER5,ADER 6)
..........................................................356
Analog Input Enable Registers (ADER)
..............175
ADSR
A/D Setting Register (ADSR0/ADSR1)
..............352
Alternative Mode
Alternative Mode
..............................................533
Analog Input Enable Register
Analog Input Enable Register (ADER5,ADER 6)
..........................................................356
Analog Input Enable Registers (ADER)
..............175
Asynchronous LIN Mode
Operation in Asynchronous LIN Mode
(operation mode 3)
...............................429
Asynchronous Mode
Operation in Asynchronous Mode
......................422
B
Bank Addressing
Bank Addressing Types
.......................................34
Bank Select Prefix
Bank Select Prefix
..............................................48
BAP
Buffer Address Pointer (BAP)
.............................77
Basic Configuration
Basic Configuration of Serial Programming
Connection with MB90F362/T(S),
MB90F367/T(S)
..................................554
Baud Rate
Calculating the Baud Rate
.................................415
LIN-UART Baud Rate Selection
........................413
Baud Rate Generator Register
Baud Rate Generator Register (BGRn0/n1)
.........405
BGR
Baud Rate Generator Register (BGRn0/n1)
.........405
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......