439
CHAPTER 20 LIN-UART
20.7.8
Sample Flowcharts for LIN-UART in LIN communication
(Operation Mode 3)
This section contains sample flowcharts for LIN-UART in LIN communication.
■
LIN-UART as LIN Master Device
Figure 20.7-18 LIN-UART LIN Master Flowchart
Y
N
N
Y
Y
N
Y
N
Start
Initial setting :
Set operation mode 3
Serial data output enabled, Baud rate setting,
Synch break length setting
TXE = 1, TIE = 0, RXE = 1, RIE = 1
Send
Message?
RXE = 0
Synch break interrupt enabled
Sync Break transmission:
ECCR: LBR = 1
Synch Field transmission:
TDR = 0x55
LBD = 1
Synch Break interrupt
ID field reception*
1
Reception enabled
LBD = 0
Synch break interrupt dis-
abled
Without
error?
Error processing*
2
Data Field
reception ?
Transmission data 1 set :
TDR = Data 1
Transmission interrupt
enabled
Wake up ?
(0x80
reception)
Synch field reception
*1
Identify field set : TDR = lD
RDRF = 1
Reception interrupt
RDRF = 1
Reception interrupt
(Reception)
(Transmission)
RDRF = 1
Reception interrupt
Data 1 reception
*1
Data N reception*
1
RDRF = 1
Reception interrupt
Transmission data N set:
TDR = Data N
Transmission interrupt dis-
abled
Data 1 reception*
1
Data 1 reading
Data N reception*
1
Data N reading
TDRE = 1
Transmission interrupt
RDRF = 1
Reception interrupt
RDRF = 1
Reception interrupt
*1: If an error occurs, perform the error processing
*2:
•
When fre and ore is "1", write 1 to SCR: CRE bit and clear the error flag.
•
When ESCR: LBD bit is "1", execute UART reset.
Note: The error is detected in each processing and take appropriate measure.
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......