659
INDEX
Message Buffer Control Registers
Message Buffer Control Registers
..................... 452
Microcontroller
Connection of an Oscillator or an External Clock
to the Microcontroller
.......................... 108
Minimum Connection
Example of Minimum Connection to Flash
Microcomputer Programmer
................ 563
Example of Minimum Connection to Flash
microcontroller Programmer
................ 561
Mode Data
Mode Data
...................................................... 164
Status of Pins after Mode Data is Read
............... 132
Mode Fetch
Mode Fetch
..................................................... 127
Mode Pins
Mode Pins
............................................... 126, 163
Module Configuration
Module Configuration of 16-bit I/O Timer
......... 210
Multi-byte Data
Accessing Multi-byte Data
.................................. 36
Multi-byte Data Allocation
Multi-byte Data Allocation in Memory Space
....... 36
Multi-level Message Buffer
Setting Configuration of Multi-level Message Buffer
.......................................................... 500
Multiple Interrupts
Multiple Interrupts
............................................. 71
Multiplier
Selection of a PLL Clock Multiplier
.................. 104
N
NCC
Flag Change Disable Prefix (NCC)
...................... 49
Node Status
Correspondence between Node Status Bit and Node
Status
................................................. 456
O
Operating Detection Reset Circuit
Block Diagram of Low Voltage/CPU Operating
Detection Reset Circuit
........................ 374
Operating of Low Voltage/CPU Operating Detection
Reset Circuit
....................................... 378
Sample Program for Low Voltage/CPU Operating
Detection Reset Circuit
........................ 380
Operating Mode
CPU Intermittent Operating Mode
..................... 135
CPU Operating Modes and Current Consumption
.......................................................... 134
Operation Clock
Supply of Operation Clock
................................ 191
Operation Enable Bit
Operation Enable Bit
.........................................421
Operation Mode
CPU Intermittent Operation Mode
......................142
Operation in Asynchronous LIN Mode
(operation mode 3)
...............................429
Operation in Synchronous Mode (operation mode 2)
..........................................................426
Operation Modes of 16-bit Reload Timer
............238
Setting for 16-bit PPG Output Operation Mode
..........................................................304
Setting for 8+8-bit PPG Output Operation Mode
..........................................................307
Setting for 8-bit PPG Output 2-channel
Independent Operation Mode
................301
Operation Status
Operation Status during Standby Mode
...............143
Oscillating Clock Frequency
Oscillating Clock Frequency and Serial Clock
Input Frequency
...................................556
Oscillation Circuit
Prohibition Setting of CR Oscillation Circuit
and Clock Supervisor
...........................115
Reoperating Setting of CR Oscillation Circuit
and Clock Supervisor
...........................115
Oscillation Stabilization Wait
Oscillation Stabilization Wait and Reset State
.....124
Oscillation Stabilization Wait Interval
................107
Oscillation Stabilization Wait Time
Oscillation Stabilization Wait Time
....................157
Oscillation Stabilization Wait Time Timer
of Subclock
.........................................277
Reset Causes and Oscillation Stabilization Wait Times
..........................................................123
Oscillator
Connection of an Oscillator or an External Clock
to the Microcontroller
..........................108
Others
Others
................................................................73
Overall Control Registers
List of overall Control Registers
.........................446
Overall Control Registers
..................................452
P
Package Dimensions
Package Dimensions
...........................................12
PACSR
Address Detection Control Register 0 (PACSR0)
..........................................................509
Address Detection Control Register 1 (PACSR1)
..........................................................511
PADR
Detect Address Setting Registers (PADR0 to PADR5)
..........................................................513
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......