336
CHAPTER 17 DTP/EXTERNAL INTERRUPTS
ÅE
Processing by user
ÅE
RETI ;Return from interrupt processing
CODE ENDS
;---------Vector setting------------------------------------------
VECT CSEG ABS=0FFH
ORG 00FF94H ;Set vector to interrupt number
#26(1A
H
)
DSL WARI
ORG 00FFDCH ;Reset vector set
DSL START
DB 00H ;Set to single-chip mode
VECT ENDS
END START
■
Program Example of DTP Function
●
Processing specification
•
Channel 0 of the EI
2
OS is started by detecting the High level of the signal input to the INT8 pin.
•
RAM data is outputted to port 5 by performing DTP processing (EI
2
OS).
●
Coding example
ICR07 EQU 0000B7H ;DTP/external interrupt control
register
DDR6 EQU 000016H ;Port 6 direction register
DDR5 EQU 000015H ;Port 5 direction register
ENIR1 EQU 0000CAH ;DTP/external interrupt enable
register 1
EIRR1 EQU 0000CBH ;DTP/external interrupt factor
register 1
ELVR1L EQU 0000CCH ;Detection level setting register 1:"L"
ELVR1H EQU 0000CDH ;Detection level setting register 1:"H"
ADER5 EQU 00000BH ;Port5 analog input enable register
ADER6 EQU 00000CH ;Port6 analog input enable register
ER1 EQU EIRR:0 ;INT8 interrupt request flag bit
EN1 EQU ENIR:0 ;INT8 interrupt request enable bit
;
BAPL EQU 000100H ;Buffer address pointer lower
BAPM EQU 000101H ;Buffer address pointer middle
BAPH EQU 000102H ;Buffer address pointer higher
ISCS EQU 000103H ;EI
2
OS status register
IOAL EQU 000104H ;I/O address register lower
IOAH EQU 000105H ;I/O address register higher
DCTL EQU 000106H ;Data counter lower
DCTH EQU 000107H ;Data counter higher
Summary of Contents for F2MCTM-16LX
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Page 4: ......
Page 42: ...26 CHAPTER 1 OVERVIEW ...
Page 70: ...54 CHAPTER 2 CPU ...
Page 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Page 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Page 194: ...178 CHAPTER 10 I O PORTS ...
Page 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Page 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Page 296: ...280 CHAPTER 15 WATCH TIMER ...
Page 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Page 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Page 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Page 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Page 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Page 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Page 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Page 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Page 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Page 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Page 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Page 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Page 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Page 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Page 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 664: ...648 APPENDIX ...
Page 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 682: ......