HOST INTERFACE (HI)
5 - 48
PORT B
MOTOROLA
1. The host processor writes the CVR with the desired HV (the HV is the DSP’s
$12 — DEF
A
UL
T
1
0
HOST VECT
OR
(HV)
$1
75
0
COMMAND VECT
OR
REGISTER (CVR)
VIEW FR
OM HOST
VIEW FR
OM DSP56002
1.
WRITE CVR
WITH DESIRED HV
.
DMA
0
0
HF1
HF0
1
HTDE
HRDF
X:$FFE9
70
HOST ST
A
TUS
REGISTER (HSR)
0
0
0
HF3
HF2
1
HTIE
HRIE
X:$FFE8
70
HOST CONTR
OL
REGISTER (HCR)
HC
HOST COMMAND
2.
SET HC = 1.
3.
HCP IS SET UNTIL EXCEPTION IS A
CKNO
WLEDGED
.
4.
HOST COMMAND IS MASKED UNTIL HCIE = 1.
5.
WHEN
THE HOST COMMAND EXCEPTION IS A
CKNO
WLEDGED
,
THE HC
BIT IS CLEARED BY
THE HOST COMMAND LOGIC
. HC CAN BE READ AS
A ST
A
TUS BIT
.
HCP
HOST COMMAND PENDING
EXCEPTION VECT
OR T
ABLE
HCIE
HOST COMMAND INTERR
UPT ENABLE
P:$007E
A
V
AILABLE FOR HOST COMMAND
F
AST INTERR
UPT
OR
LONG INTERR
UPT
0
0
HOST VECT
OR
(HV)
$1
COMMAND VECT
OR
REGISTER (CVR)
HC — HOST COMMAND (ST
A
TUS)
P:$0000
HOST COMMAND DEF
A
UL
T
VECT
OR
P:$0024
A
V
AILABLE FOR HOST COMMAND
A
V
AILABLE FOR HOST COMMAND
EXCEPTION VECT
OR
ADDRESS = HV x 2
Figure 5-28 Host Command
75
0
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..