SYNCHRONOUS SERIAL INTERFACE (SSI)
6 - 114
PORT C
MOTOROLA
X:$FFED
1
5
1
4
1
3
1
2
1
1
1
0
9
8
7
6
5
4
3210
RIE
SCKD
SCD2
SCD1
SCD0
SSI CONTR
OL REGISTER B (CRB)
(READ/WRITE)
TIE
RE
TE
MOD
GCK
SYN
FSL1
FSL0
SHFD
OF1
OF0
*
*
NORMAL MOD = 0
SERIAL CLOCK
FRAME SYNC
SERIAL D
A
T
A
D
ATA
D
ATA
TRANSMITTER INTERR
UPT AND FLA
GS SET
RECEIVER INTERR
UPT AND FLA
GS SET
NO
TE:
Interr
upts occur and data is tr
ansf
erred once per fr
ame sync.
*
NETW
ORK MOD = 1
SERIAL CLOCK
FRAME SYNC
TRANSMITTER INTERR
UPTS AND FLA
GS SET
RECEIVER INTERR
UPT AND FLA
GS SET
NO
TE:
Interr
upts occur e
ver
y time slot and a w
ord ma
y be tr
ansf
erred.
Figure 6-55 CRB MOD Bit Operation
SLO
T 1
SLO
T 2
SLO
T 3
SLO
T 2
SERIAL D
A
T
A
SLO
T 1
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..