2
DSP56002 User’s Manual Addendum
MOTOROLA
Figure 1-2 DSP56002 Block Diagram
Address
16
Y Data
Memory
256
×
24 RAM
256
×
24 ROM
X Data
Memory
256
×
24 RAM
256
×
24 ROM
Program
Memory
512
×
24 RAM
64
×
24 ROM
Program Control Unit
24-bit
56000 DSP
Core
OnCE
TM
Port
PLL
Clock
Gen.
1
24-bit
Timer /
Event
Counter
6
Sync.
Serial
(SSI)
or I/O
3
Serial
Comm.
(SCI)
or I/O
15
Host
Interface
(HI)
or I/O
16-bit Bus
24-bit Bus
External
Address
Bus
Switch
Data
24
External
Data
Bus
Switch
Control
10
Bus
Control
Data ALU
24
×
24 + 56
→
56-bit MAC
Two 56-bit Accumulators
GDB
PDB
XDB
YDB
PAB
XAB
YAB
Interrupt
Control
Program
Decode
Controller
Program
Address
Generator
3
IRQ
4
7
Internal
Data
Bus
Switch
Address
Generation
Unit
(boot)
(A-law /
µ
-law)
(sine)
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..