MOTOROLA
B - 13
Application:
Date:
Programmer:
Sheet 1 of 1
1
5
1
4
1
3
1
2
1
1
1
0
987654321
0
D
F
3
D
F
2
MF11
MF10
M
F
7
M
F
6
M
F
5
M
F
4
M
F
3
M
F
2
M
F
1
M
F
0
PLL Control
X:$FFFD Read/Write
DF1
DF0
Reset = $0X0000
Register (PCTL)
19
18
17
16
23
22
21
20
*
0
MF8
MF9
XTLD
PSTP
PEN
COD0
COD1
CSRC
CKOS
Multiplication F
actor Bits MF0 - MF11
MF11 - MF0
Multiplication F
actor MF
$000
1
$001
2
$002
3
$FFE
4095
$FFF
4096
Division F
actor Bits DF0 - DF3
DF3 - DF0
Division F
actor DF
$0
2
0
$1
2
1
$2
2
2
$E
2
14
$F
2
15
Cloc
k Output Disab
le Bits COD0 - COD1
COD1
COD0
CLK
OUT Pin
0
0
Clock Out Enabled, Full Strength Output Buffer
0
1
Clock Out Enabled, 2/3 Strength Output Buffer
1
0
Clock Out Enabled, 1/3 Strength Output Buffer
1
1
Clock Out Disabled
XT
AL Disab
le Bit (XTLD)
0 = Enab
le XT
AL
1 = Disab
le XT
AL
ST
OP Pr
ocessing State Bit (PSTP)
0 = PLL Disab
led Dur
ing ST
OP Processing State
1 = PLL Enab
led Dur
ing ST
OP Processing State
PLL Enab
le Bit (PEN)
0 = Disab
le PLL
1 = Enab
le PLL
Chip Cloc
k Sour
ce Bit (CSRC)
0 = Output from Lo
w P
o
w
er Divider
1 = Output from
VCO
CK
OUT Cloc
k Sour
ce Bit
(C
K
O
S
)
0 = Output from LPD
1 = Output from
VCO
*
= Reserved, Program as zero
.
.
.
.
.
.
.
.
.
.
.
.
CENTRAL PROCESSOR
Figure B-6 PLL Control Register (PCTL)
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..