
AT32F413
Series Reference Manual
2022.06.27
Page 7
Rev 2.00
DMA channelx number of data register (DMA_CxDTCNT) (x = 1…7) 116
DMA channelx peripheral address register (DMA_CxPADDR)
DMA channelx memory address register (DMA_CxMADDR)
Channel source register (DMA_SRC_SEL0) ................................. 116
Channel source register1 (DMA_SRC_SEL1) ............................... 117
CRC calculation unit (CRC) ......................................................... 118
CRC introduction ....................................................................... 118
CRC registers ............................................................................ 118
Data register (CRC_DT).............................................................. 118
Common data register (CRC_CDT) .............................................. 118
Control register (CRC_CTRL) ...................................................... 119
Initialization register (CRC_IDT) ................................................. 119
C interface ................................................................................ 120
C introduction .......................................................................... 120
C main features ....................................................................... 120
C function overview ................................................................. 120
C interface .............................................................................. 121
C slave communication flow ...................................................... 123
C master communication flow ................................................... 125
Utilize DMA for data transfer ....................................................... 131
SMBus ....................................................................................... 132
C interrupt requests ................................................................. 133
C debug mode ......................................................................... 134
C registers .............................................................................. 134
Control register1 (I2C_CTRL1) .................................................... 134
Control register2 (I2C_CTRL2) .................................................... 136
Own address register1 (I2 C_OADDR1) ........................................ 136
Own address register2 (I2C_OADDR2) ........................................ 137
Data register (I2C_DT) ............................................................... 137
Status register1 (I2C_STS1) ....................................................... 137
Status register2 (I2C_STS2) ....................................................... 139