
AT32F413
Series Reference Manual
2022.06.27
Page 56
Rev 2.00
Bit 19
UART4RST
0x0
rw
UART4 reset
0: No effect
1: Reset
Bit 18
USART3RST
0x0
rw
USART3 reset
0: No effect
1: Reset
Bit 17
USART2RST
0x0
rw
USART2 reset
0: No effect
1: Reset
Bit 16: 15 Reserved
0x0
resd
Kept at its default value.
Bit 14
SPI2RST
0x0
rw
SPI2 reset
0: No effect
1: Reset
Bit 13: 12 Reserved
0x0
resd
Kept at its default value.
Bit 11
WWDTRST
0x0
rw
WWDT reset
0: No effect
1: Reset
Bit 10: 4
Reserved
0x0
resd
Kept at its default value.
Bit 3
TMR5RST
0x0
rw
TMR5 reset
0: No effect
1: Reset
Bit 2
TMR4RST
0x0
rw
TMR4 reset
0: No effect
1: Reset
Bit 1
TMR3RST
0x0
rw
TMR3 reset
0: No effect
1: Reset
Bit 0
TMR2RST
0x0
rw
TMR2 reset
0: No effect
1: Reset
4.3.6
APB peripheral clock enable register ( CRM_AHBEN)
Accessible: no-wait state, word, half-word and byte.
Note: When a peripheral clock is disabled, reading this register by software always returns 0x0.
Bit
Name
Reset value
Type
Description
Bit 31: 11 Reserved
0x000000
resd
Kept at its default value.
Bit 10
SDIO1EN
0x0
rw
SDIO1 clock enable
0: Disabled
1: Enabled
Bit 9: 7
Reserved
0x0
rw
Kept at its default value.
Bit 6
CRCEN
0x0
rw
CRC clock enable
0: Disabled
1: Enabled
Bit 5
Reserved
0x0
resd
Kept at its default value.
Bit 4
FLASHEN
0x1
rw
Flash clock enable
This bit is used to enable Flash clock in Sleep or
Deepsleep mode.
0: Disabled
1: Enabled
Bit 3
Reserved
0x0
resd
Kept at its default value.
Bit 2
SRAMEN
0x1
rw
SRAM clock enable
This bit is used to enable SRAM clock in Sleep or
Deepsleep mode.