
AT32F413
Series Reference Manual
2022.06.27
Page 292
Rev 2.00
t
𝐵𝑆𝐸𝐺1
= (1 + BTS1[3: 0]) x t
𝑞
t
𝐵𝑆𝐸𝐺2
= (1 + BTS2[2: 0]) x t
𝑞
t
𝑞
= (1 + BRDIV[11: 0]) x t
𝑝𝑐𝑙𝑘
Hard synchronization and re-synchronization
The start location of each bit in CAN nodes is always in synchronization segment by default, and the
sampling is performed at the edge location of bit segment 1 and big segment 2 simulatenously.
During the actual transmission, each bit of the CAN nodes has certain phase error due to the oscillator
drift, transmission delay among the network nodes and noise interference. To avoid the impact on the
communication, the edge of Start of Frame and its subsequent falling edge can be hard synchronized
or resynchronized. The time length of the synchronization compensation can not be greater than the
resynchronization width (1 to 4 time units, defined by the RSAW[1: 0] bit).