
AT32F413
Series Reference Manual
2022.06.27
Page 6
Rev 2.00
IOMUX external interrupt configuration register4 (IOMUX_EXINTC4) 97
IOMUX remap register2 (IOMUX_REMAP2) .................................. 98
IOMUX remap register3 (IOMUX_REMAP3) .................................. 98
IOMUX remap register4 (IOMUX_REMAP4) .................................. 98
IOMUX remap register5 (IOMUX_REMAP5) .................................. 99
IOMUX remap register6 (IOMUX_REMAP6) .................................. 99
IOMUX remap register7 (IOMUX_REMAP7) ................................. 100
External interrupt/Event controller (EXINT) ................................ 102
EXINT introduction ..................................................................... 102
Function overview and configuration procedure ............................ 102
EXINT registers ......................................................................... 103
Interrupt enable register (EXINT_INTEN) ..................................... 103
Event enable register (EXINT_EVTEN) ........................................ 103
Polarity configuration register1 (EXINT_ POLCFG1) ..................... 103
Polarity configuration register2 (EXINT_ POLCFG2) ..................... 103
Software trigger register (EXINT_ SWTRG) .................................. 104
Interrupt status register (EXINT_ INTSTS) ................................... 104
DMA controller (DMA) ................................................................. 105
Introduction ............................................................................... 105
Main features ............................................................................ 105
Function overview ...................................................................... 106
DMA configuration ...................................................................... 106
Handshake mechanism ............................................................... 106
Arbiter ....................................................................................... 106
Programmable data transfer width ............................................... 107
Errors ........................................................................................ 108
Interrupts ................................................................................... 108
Fixed DMA request mapping ....................................................... 108
Flexible DMA request mapping .................................................... 109
DMA registers ............................................................................ 110
DMA interrupt status register (DMA_STS) .................................... 111
DMA interrupt flag clear register (DMA_CLR) ............................... 113
DMA channelx configuration register (DMA_CxCTRL) (x = 1…7) ... 115