
AT32F413
Series Reference Manual
2022.06.27
Page 242
Rev 2.00
This bit is set by hardware on a capture event. It is cleared
by software or read access to the TMRx_C1DT
0: No capture event occurs
1: Capture event is generated
If the channel 1 is configured as output mode:
This bit is set by hardware on a compare event. It is
cleared by software.
0: No compare event occurs
1: Compare event is generated
Bit 0
OVFIF
0x0
rw0c
Overflow interrupt flag
This bit is set by hardware on an overflow event. It is
cleared by software.
0: No overflow event occurs
1: Overflow event is generated. If OVFEN=0 and OVFS=0
in the TMRx_CTRL1 register:
− An overflow event is generated when OVFG= 1 in the
TMRx_SWEVE register;
− An overflow event is generated when the counter
CVAL is reinitialized by a trigger event.
14.3.4.6 Software event register (TMRx_SWEVT)
Bit
Register
Reset value
Type
Description
Bit 15: 8
Reserved
0x000
resd
Kept at its default value.
Bit 7
BRKSWTR
0x0
wo
Break event triggered by software
This bit is set by software to generate a break event.
0: No effect
1: Generate a break event.
Bit 6
TRGSWTR
0x0
rw
Trigger event triggered by software
This bit is set by software to generate a trigger event.
0: No effect
1: Generate a trigger event.
Bit 5
HALLSWTR
0x0
wo
HALL event triggered by software
This bit is set by software to generate a HALL event.
0: No effect
1: Generate a HALL event.
Note: This bit acts only on channels that have
complementary output.
Bit 4
C4SWTR
0x0
wo
Channel 4 event triggered by software
Please refer to C1M description.
Bit 3
C3SWTR
0x0
wo
Channel 3 event triggered by software
Please refer to C1M description.
Bit 2
C2SWTR
0x0
wo
Channel 2 event triggered by software
Please refer to C1M description
Bit 1
C1SWTR
0x0
wo
Channel 1 event triggered by software
This bit is set by software to generate a channel 1 event.
0: No effect
1: Generate a channel 1 event.
Bit 0
OVFSWTR
0x0
wo
Overflow event triggered by software
This bit is set by software to generate an overflow event.
0: No effect
1: Generate an overflow event.