
AT32F413
Series Reference Manual
2022.06.27
Page 206
Rev 2.00
14.1.4.18
DMA data register (TMRx_DMADT)
Bit
Register
Reset value
Type
Description
Bit 15: 0
DMADT
0x0000
rw
DMA data register
A
read or write operation to the DMADT register accesses
the TMR registers at the following address:
TMRx peripheral address + ADDR*4 to TMRx peripheral
a ADDR*4 + DTB*4.
14.2 General-purpose timer (TMR9 to TMR11)
14.2.1 TMRx introduction
The general-purpose timer (TMR9 to TMR11) consists of a 16-bit counter supporting upcounting mode.
These timers can be synchronized.
14.2.2 TMRx main features
14.2.2.1 TMR9 main features
The main functions of general-purpose TMR9 and TMR12 include:
Souce of counter clock: internal clock and external clock
16-bit up counter
2 independent channels for input capture, output compare, PWM generation and one-pulse
mode output
Synchronization control between master and slave timers
Interrrupt is generated at overflow event, trigger event and channel event
Figure 14-27
Block diagram of general-purpose TMR9/12
C1IFP1
C2IFP2
prescaler
Output
control
Output
control
C1IRAW
C2ORAW
C1ORAW
C2OUT
C1OUT
TMRx_CH1
TMRx_CH2
TMRx_CH2
TMRx_CH1
C1INC
IS3
IS2
IS1
IS0
Reset, enable, up counting
C2IRAW
Edge detector
Input filter
Capture
register
Compare
register
Trigger
controller
Slave mode
controller
DIV Prescaler
+/- CNT counter
Period register
Stop, clear, or up/down
14.2.2.2 TMR10 and TMR11 main features
The main functions of general-purpose TMRx (TMR10 and TMR11) include:
Souce of counter clock: internal clock
16-bit up counter
1 independent channel for input capture, output compare, PWM generation
Synchronization control between master and slave timers
Interrrupt is generated at overflow event and channel event