
AT32F413
Series Reference Manual
2022.06.27
Page 55
Rev 2.00
1: Reset
Bit 8
Reserved
0x0
resd
Kept at its default value.
Bit 7
GPIOFRST
0x0
rw
GPIOF reset
0: No effect
1: Reset
Bit 6
Reserved
0x0
resd
Kept at its default value.
Bit 5
GPIODRST
0x0
rw
GPIOD reset
0: No effect
1: Reset
Bit 4
GPIOCRST
0x0
rw
GPIOC reset
0: No effect
1: Reset
Bit 3
GPIOBRST
0x0
rw
GPIOB reset
0: No effect
1: Reset
Bit 2
GPIOARST
0x0
rw
GPIOA reset
0: No effect
1: Reset
Bit 1
Reserved
0x0
resd
Kept at its default value.
Bit 0
IOMUXRST
0x0
rw
IOMUX reset
0: No effect
1: Reset
4.3.5
APB1 peripheral reset register (CRM_APB1RST)
Accessible: no-wait state, word, half-word and byte.
Bit
Name
Reset value
Type
Description
Bit 31
CAN2RST
0x0
rw
CAN2 reset
0: No effect
1: Reset
Bit 30: 29 Reserved
0x0
resd
Kept at its default value.
Bit 28
PWCRST
0x0
rw
PWC reset
0: No effect
1: Reset
Bit 27
BPRRST
0x0
rw
Battery powered register reset
0: No effect
1: Reset
Bit 26
Reserved
0x0
resd
Kept at its default value.
Bit 25
CANRST
0x0
rw
CAN1 reset
0: No effect
1: Reset
Bit 24
Reserved
0x0
resd
Kept at its default value.
Bit 23
USBRST
0x0
rw
USB reset
0: No effect
1: Reset
Bit 22
I2C2RST
0x0
rw
I2C2 reset
0: No effect
1: Reset
Bit 21
I2C1RST
0x0
rw
I2C1 reset
0: No effect
1: Reset
Bit 20
UART5RST
0x0
rw
UART5 reset
0: No effect
1: Reset