
AT32F413
Series Reference Manual
2022.06.27
Page 57
Rev 2.00
0: Disabled
1: Enabled
Bit 1
DMA2EN
0x0
rw
DMA2 clock enable
0: Disabled
1: Enabled
Bit 0
DMA1EN
0x0
rw
DMA1 clock enable
0: Disabled
1: Enabled
4.3.7
APB2 peripheral clock enable register (CRM_AHB2EN)
Accessible: no-wait state in most cases, word, half-word and byte.
When accessing to peripherals on APB2 bus, wait states are inserted until the completion of the
peripheral access on APB2.
Note: When a peripheral clock is disabled, reading this register by software always returns 0x0.
Bit
Name
Reset value
Type
Description
Bit 31: 23 Reserved
0x000
resd
Kept at its default value.
Bit 22
ACCEN
0x0
rw
ACC clock enable
0: Disabled
1: Enabled
Bit 21
TMR11EN
0x0
rw
TMR11 clock enable
0: Disabled
1: Enabled
Bit 20
TMR10EN
0x0
rw
TMR10 clock enable
0: Disabled
1: Enabled
Bit 19
TMR9EN
0x0
rw
TMR9 clock enable
0: Disabled
1: Enabled
Bit 18: 15 Reserved
0x0
resd
Kept at its default value.
Bit 14
USART1EN
0x0
rw
USART1 clock enable
0: Disabled
1: Enabled
Bit 13
TMR8EN
0x0
rw
TMR8 clock enable
0: Disabled
1: Enabled
Bit 12
SPI1EN
0x0
rw
SPI1 clock enable
0: Disabled
1: Enabled
Bit 11
TMR1EN
0x0
rw
TMR1 clock enable
0: Disabled
1: Enabled
Bit 10
ADC2EN
0x0
rw
ADC2 clock enable
0: Disabled
1: Enabled
Bit 9
ADC1EN
0x0
rw
ADC 1 clock enable
0: Disabled
1: Enabled
Bit 8
Reserved
0x0
rw
Kept at its default value.
Bit 7
GPIOFEN
0x0
rw
GPIOF clock enable
0: Disabled
1: Enabled