Index
Index-7
RFULL bit of SPCR1
described in table 12-7
shown in figure 12-4
RINT signal 2-19
RINTM bits of SPCR1
described in table 12-7
shown in figure 12-4
RIOEN bit of PCR
described in table 12-40
shown in figure 12-39
RJUST bits of SPCR1
described in table 12-5
shown in figure 12-4
RMCM bit of MCR1
described in table 12-34
shown in figure 12-31
RMCME bit of MCR1
described in table 12-32
shown in figure 12-31
RPABLK bits of MCR1
described in table 12-33
shown in figure 12-31
RPBBLK bits of MCR1
described in table 12-33
shown in figure 12-31
RPHASE bit of RCR2
described in table 12-16
shown in figure 12-13
RRDY bit of SPCR1
described in table 12-8
shown in figure 12-4
RRST bit of SPCR1
described in table 12-8
shown in figure 12-4
RSYNCERR bit of SPCR1
described in table 12-7
shown in figure 12-4
RWDLEN1 bits of RCR1
described in table 12-15
shown in figure 12-13
RWDLEN2 bits of RCR2
described in table 12-17
shown in figure 12-13
S
sample rate generator 3-2
clock divide-down value
receiver configuration 7-37
transmitter configuration 8-34
clock mode (input clock selection)
receiver configuration 7-40
transmitter configuration 8-37
clock synchronization mode
receiver configuration 7-39
transmitter configuration 8-36
clocking examples 3-14
frame-sync period and pulse width
introduced 3-9
receiver configuration 7-29
transmitter configuration 8-27
input clock polarity
introduced 3-6
receiver configuration 7-41
transmitter configuration 8-38
input clock selection
introduced 3-5
receiver configuration 7-40
transmitter configuration 8-37
output clock (CLKG) frequency 3-7
registers (SRGR1 and SRGR2) 12-25
reset 10-6
synchronizing outputs to external input
clock 3-10
sample rate generator input clock mode bits
CLKSM bit of SRGR2
described in table 12-29
shown in figure 12-26
SCLKME bit of PCR
described in table 12-44
shown in figure 12-39
sample rate generator reset bit (GRST)
described in table 12-10
shown in figure 12-4
sample rate generator transmit frame-sync mode bit
(FSGM)
described in table 12-30
shown in figure 12-26
SCLKME bit of PCR
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...