Figures
xiii
Contents
Figures
1
−
1
Conceptual Block Diagram of the McBSP
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2
−
1
McBSP Data Transfer Paths
2
−
2
Companding Processes
2
−
3
µ
-Law Transmit Data Companding Format
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2
−
4
A-Law Transmit Data Companding Format
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2
−
5
Two Methods by Which the McBSP Can Compand Internal Data
. . . . . . . . . . . . . . . . . . . .
2
−
6
McBSP Operating at Maximum Packet Frequency
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2
−
7
Single-Phase Frame for a McBSP Data Transfer
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2
−
8
Dual-Phase Frame for a McBSP Data Transfer
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2
−
9
Implementing the AC97 Standard With a Dual-Phase Frame
. . . . . . . . . . . . . . . . . . . . . . .
2
−
10
Timing of an AC97-Standard Data Transfer Near Frame Synchronization
2
−
11
McBSP Reception Physical Data Path
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2
−
12
McBSP Reception Signal Activity
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2
−
13
McBSP Transmission Physical Data Path
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2
−
14
McBSP Transmission Signal Activity
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3
−
1
Conceptual Block Diagram of the Sample Rate Generator
. . . . . . . . . . . . . . . . . . . . . . . . . .
3
−
2
Possible Inputs to the Sample Rate Generator and the Polarity Bits
. . . . . . . . . . . . . . . . . .
3
−
3
CLKG Synchronization and FSG Generation When GSYNC = 1, CLKGDV = 1,
and CLKS Provides the Sample Rate Generator Input Clock
. . . . . . . . . . . . . . . . . . . . . . .
3
−
4
CLKG Synchronization and FSG Generation When GSYNC = 1, CLKGDV = 3,
and CLKS Provides the Sample Rate Generator Input Clock
. . . . . . . . . . . . . . . . . . . . . . .
3
−
5
ST-BUS and MVIP Clocking Example
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3
−
6
Single-Rate Clock Example
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3
−
7
Double-Rate Clock Example
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4
−
1
Overrun in the McBSP Receiver
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4
−
2
Overrun Prevented in the McBSP Receiver
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4
−
3
Possible Responses to Receive Frame-Sync Pulses
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4
−
4
An Unexpected Frame-Sync Pulse During a McBSP Reception
. . . . . . . . . . . . . . . . . . . . .
4
−
5
Proper Positioning of Frame-Sync Pulses
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4
−
6
Data in the McBSP Transmitter Overwritten and, Therefore, Not Transmitted
4
−
7
Underflow During McBSP Transmission
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4
−
8
Underflow Prevented in the McBSP Transmitter
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4
−
9
Possible Responses to Transmit Frame-Sync Pulses
. . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4
−
10
An Unexpected Frame-Sync Pulse During a McBSP Transmission
. . . . . . . . . . . . . . . . .
4
−
11
Proper Positioning of Frame-Sync Pulses
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5
−
1
Alternating Between the Channels of Partition A and the Channels of Partition B
5
−
2
Reassigning Channel Blocks Throughout a McBSP Data Transfer
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...