
Index
Index-8
serial port control registers (SPCR1 and
SPCR2) 12-4
serial word 2-7
serial word length(s)
receiver configuration 7-11
transmitter configuration 8-11
sign-extension of receive data 7-20
signals/pins of McBSP 1-6
single-phase frame example 2-11
single-rate clock example 3-15
SOFT (soft stop) bit of SPCR2
described in table 12-9
shown in figure 12-4
source for receive clock 7-32
source for transmit clock 8-29
SPCR1 and SPCR2 12-4
SPI operation using clock stop mode 6-1
SRGR1 and SRGR2 12-25
ST-Bus clock examples
double-rate clock 3-14
single-rate clock 3-15
T
timing diagrams for clock stop mode 6-6
trademarks v
transmission in McBSP 2-17
transmit channel enable registers (XCERA-
XCERH) 12-49
transmit clock mode 8-29
transmit clock mode bit (CLKXM)
described in table 12-42
shown in figure 12-39
transmit clock polarity 8-31
transmit clock polarity bit (CLKXP)
described in table 12-45
shown in figure 12-39
transmit companding mode 8-16
transmit companding mode bits (XCOMPAND)
described in table 12-23
shown in figure 12-19
transmit control registers (XCR1 and XCR2) 12-19
transmit current block indicator (XCBLK)
described in table 12-37
shown in figure 12-31
transmit data delay 8-17
transmit data delay bits (XDATDLY)
described in table 12-24
shown in figure 12-19
transmit DMA event signal (XEVT) 2-19
transmit DX delay enabler mode 8-20
transmit frame length 8-13
transmit frame length 1 bits (XFRLEN1)
described in table 12-20
shown in figure 12-19
transmit frame length 2 bits (XFRLEN2)
described in table 12-22
shown in figure 12-19
transmit frame phase(s) 8-10
transmit frame-sync error bit (XSYNCERR)
described in table 12-11
shown in figure 12-4
transmit frame-sync ignore bit (XFIG)
described in table 12-24
shown in figure 12-19
transmit frame-sync ignore function 8-15
transmit frame-sync mode 8-22
transmit frame-sync mode bit (FSXM)
described in table 12-41
shown in figure 12-39
transmit frame-sync polarity 8-24
transmit frame-sync polarity bit (FSXP)
described in table 12-45
shown in figure 12-39
transmit frame-sync pulses, possible McBSP
responses to 4-11
transmit I/O enable bit (XIOEN)
described in table 12-39
shown in figure 12-39
transmit interrupt mode 8-21
transmit interrupt mode bits (XINTM)
described in table 12-11
shown in figure 12-4
transmit interrupt signal (XINT) 2-19
transmit multichannel partition mode bit (XMCME)
described in table 12-35
shown in figure 12-31
transmit multichannel selection mode bits (XMCM)
described in table 12-37
shown in figure 12-31
transmit multichannel selection modes
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...