
Index
Index-6
receive frame phase(s) 7-10
receive frame-sync error bit (RSYNCERR)
described in table 12-7
shown in figure 12-4
receive frame-sync ignore bit (RFIG)
described in table 12-18
shown in figure 12-13
receive frame-sync ignore function 7-15
receive frame-sync mode 7-23
receive frame-sync mode bit (FSRM)
described in table 12-41
shown in figure 12-39
receive frame-sync polarity 7-26
receive frame-sync polarity bit (FSRP)
described in table 12-45
shown in figure 12-39
receive frame-sync pulses, possible McBSP re-
sponses to 4-5
receive I/O enable bit (RIOEN)
described in table 12-40
shown in figure 12-39
receive interrupt mode 7-22
receive interrupt mode bits (RINTM)
described in table 12-7
shown in figure 12-4
receive interrupt signal (RINT) 2-19
receive multichannel partition mode bit (RMCME)
described in table 12-32
shown in figure 12-31
receive multichannel selection mode
enabling/disabling 7-9
introduced 5-10
receive multichannel selection mode bit (RMCM)
described in table 12-34
shown in figure 12-31
receive partition A block bits (RPABLK)
described in table 12-33
shown in figure 12-31
receive partition B block bits (RPBBLK)
described in table 12-33
shown in figure 12-31
receive phase number bit (RPHASE)
described in table 12-16
shown in figure 12-13
receive sign-extension and justification mode 7-20
receive sign-extension and justification mode bits
(RJUST)
described in table 12-5
shown in figure 12-4
receive word length 7-11
receive word length 1 bits (RWDLEN1)
described in table 12-15
shown in figure 12-13
receive word length 2 bits (RWDLEN2)
described in table 12-17
shown in figure 12-13
receiver configuration procedure 7-1
receiver full bit (RFULL)
described in table 12-7
shown in figure 12-4
receiver overrun 4-3
receiver ready bit (RRDY)
described in table 12-8
shown in figure 12-4
receiver reset bit (RRST)
described in table 12-8
shown in figure 12-4
reception in McBSP 2-15
reducing power consumed
TMS320VC5501 and TMS320VC5502
devices 10-4
TMS320VC5503/5507/5509 and
TMS320VC5510 devices 10-3
register worksheet for McBSP 13-1
registers of McBSP 12-1
related documentation from Texas Instruments iii
resetting McBSP 10-5
resetting sample rate generator 3-12
resetting transmitter while receiver is running 10-8
reversing bit order for McBSP transfer 2-6
revision history of this document A-1
REVT signal 2-19
RFIG bit of RCR2
described in table 12-18
shown in figure 12-13
RFRLEN1 bits of RCR1
described in table 12-14
shown in figure 12-13
RFRLEN2 bits of RCR2
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...