Index
Index-5
N
notational conventions iii
O
operation of McBSP 2-1
output clock (CLKG) frequency 3-7
overrun in receiver 4-3
overwrite in transmitter 4-8
P
partitions of channels
defined 5-2
using eight partitions 5-8
using two partitions 5-5
PCR 12-38
phases of a frame
introduced 2-11
receiver configuration 7-10
transmitter configuration 8-10
pin control register (PCR) 12-38
pins/signals of McBSP 1-6
polarity of sample rate generator input clock
receiver configuration 7-41
transmitter configuration 8-38
possible responses to receive frame-sync
pulses 4-5
possible responses to transmit frame-sync
pulses 4-11
power reduction from idling McBSP
TMS320VC5501 and TMS320VC5502
devices 10-4
TMS320VC5503/5507/5509 and
TMS320VC5510 devices 10-3
procedure for configuring McBSP receiver 7-1
procedure for configuring McBSP transmitter 8-1
R
RCBLK bits of MCR1
described in table 12-34
shown in figure 12-31
RCE0-RCE15 bits of an RCER
described in table 12-46
shown in figure 12-46
RCERA-RCERH 12-46
RCOMPAND bits of RCR2
described in table 12-17
shown in figure 12-13
RCR1 and RCR2 12-13
RDATDLY bits of RCR2
described in table 12-18
shown in figure 12-13
reassigning blocks during reception/
transmission 5-6
receive channel enable registers (RCERA-
RCERH) 12-46
receive clock mode 7-31
receive clock mode bit (CLKRM)
described in table 12-43
shown in figure 12-39
receive clock polarity 7-34
receive clock polarity bit (CLKRP)
described in table 12-45
shown in figure 12-39
receive companding mode 7-16
receive companding mode bits (RCOMPAND)
described in table 12-17
shown in figure 12-13
receive control registers (RCR1 and RCR2) 12-13
receive current block indicator (RCBLK)
described in table 12-34
shown in figure 12-31
receive data delay 7-17
receive data delay bits (RDATDLY)
described in table 12-18
shown in figure 12-13
receive DMA event signal (REVT) 2-19
receive frame length 7-13
receive frame length 1 bits (RFRLEN1)
described in table 12-14
shown in figure 12-13
receive frame length 2 bits (RFRLEN2)
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...