Frame Phases
McBSP Operation
2-14
SPRU592E
Figure 2
−
10. Timing of an AC97-Standard Data Transfer Near Frame Synchronization
PxWyBz = Phase x Word y Bit z
ÁÁ
ÁÁ
P2W12B0
P2W12B1
DR
P1W1B15
P1W1B12
P1W1B13
P1W1B14
FSR
CLKR
1-bit data delay
Note:
On the TMS320VC5501 and TMS320VC5502 devices, if a 0-bit delay and
an external clock are used, the transfer shown in Figure 2
achieved if the frame-sync ignore bit is set to 1. If the frame-sync ignore bit
is 0, an additional clock cycle is required between frames.
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...