Sample Rate Generator Registers (SRGR1 and SRGR2)
McBSP Registers
12-26
SPRU592E
Figure 12
−
6. Sample Rate Generator Registers (SRGR1 and SRGR2)
SRGR1
15
8
FWID
R/W-0
7
0
CLKGDV
R/W-1
SRGR2
15
14
13
12
11
GSYNC
†
CLKSP
‡
CLKSM
FSGM
FPER
R/W-0
R/W-0
R/W-1
R/W-0
R/W-0
0
FPER
R/W-0
Legend:
R = Read; W = Write; -
n
= Value after reset
†
On TMSVC5501 and TMSVC5502 devices, bit 15 is reserved and should be written as 0. On TMS320VC5503/5507/5509 and
TMS320VC5510 devices, bit 14 provides the GSYNC function described in Table 12
‡
On C55x devices that do not have a CLKS pin, bit 14 is a don’t care.
Table 12
−
7. SRGR1 Bit Descriptions
Bit
Field
Value
Description
15–8
FWID
0-255
Frame-sync pulse width bits for FSG. The sample rate generator can
produce a clock signal, CLKG, and a frame-sync signal, FSG. For
frame-sync pulses on FSG, (FWID + 1) is the pulse width in CLKG cycles.
The eight bits of FWID allow a pulse width of 1 to 256 CLKG cycles:
0
≤
FWID
≤
255
1
≤
(FWID + 1)
≤
256 CLKG cycles
The period between the frame-sync pulses on FSG is defined by the
FPER bits.
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...