Setting the Receiver Pins to Operate as McBSP Pins
Receiver Configuration
7-6
SPRU592E
7.4 Setting the Receiver Pins to Operate as McBSP Pins
The RIOEN bit, shown in Figure 7
whether the receiver pins are McBSP pins or general-purpose I/O pins.
Figure 7
−
2. Register Bit Used to Set Receiver Pins to Operate as McBSP Pins
PCR
15
13
12
11
0
RIOEN
R/W-0
Legend:
R = Read; W = Write; -
n
= Value after reset
Table 7
−
3. Register Bit Used to Set Receiver Pins to Operate as McBSP Pins
Register
Bit
Name
Function
PCR
12
RIOEN
Receive I/O enable
This bit is only applicable when the receiver is in the reset state (RRST = 0 in
SPCR1).
RIOEN = 0
The DR, FSR, CLKR, and CLKS pins are configured as serial
port pins and do not function as general-purpose I/O pins.
RIOEN = 1
The DR pin is a general-purpose input pin. The FSR and
CLKR pins are general purpose I/O pins. These serial port
pins do not perform serial port operation. The CLKS pin is a
general-purpose input pin if RIOEN = XIOEN = 1 and
RRST = XRST = 0.
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...