Setting the Receive Data Delay
7-17
Receiver Configuration
SPRU592E
7.13 Setting the Receive Data Delay
The RDATDLY bits (see Figure 7
14) determine the length of
the data delay for the receive frame.
Figure 7
−
11.Register Bits Used to Set the Receive Data Delay
RCR2
15
2 1
0
RDATDLY
R/W-00
Legend:
R = Read; W = Write; -
n
= Value after reset
Table 7
−
14. Register Bits Used to Set the Receive Data Delay
Register
Bit
Name
Function
RCR2
1-0
RDATDLY Receive data delay
RDATDLY = 00 0-bit data delay
RDATDLY = 01 1-bit data delay
RDATDLY = 10 2-bit data delay
RDATDLY = 11
Reserved
7.13.1 About the Data Delay
The start of a frame is defined by the first clock cycle in which frame
synchronization is found to be active. The beginning of actual data reception
or transmission, with respect to the start of the frame, can be delayed if
required. This delay is called data delay.
RDATDLY specifies the data delay for reception. The range of programmable
data delay is zero to two bit-clocks (RDATDLY = 00b–10b), as described in
Table 7
12. In this figure, the data transferred is an
8-bit value with bits labeled B7, B6, B5, and so on. Typically a 1-bit delay is
selected, because data often follows a 1-cycle active frame-sync pulse.
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...