Sample Rate Generator Clocking Examples
Sample Rate Generator of the McBSP
3-16
SPRU592E
3.6.3 Other Double-Rate Clock
7 is the same as the double-rate ST-bus clock
example in section 3.6.1 except that:
-
CLKSP = 0: Rising edge of CLKS generates CLKG and thus CLK(R/X)
-
CLKGDV = 1: Frequency of CLKG (and thus internal CLKR and internal
CLKX) is half CLKS frequency
-
FSRM/FSXM = 0: Frame synchronization is externally generated. The
frame-sync pulse is wide enough to be detected.
-
GSYNC = 0: CLKS drives CLKG. CLKG runs freely; it is not
resynchronized by a pulse on the FSR pin.
-
FSRP/FSXP = 0: Active-high input frame-sync signal
-
RDATDLY/XDATDLY = 1: Data delay of one bit
Figure 3
−
7. Double-Rate Clock Example
D(R/X)
Internal CLK(R/X)
Internal FS(R/X)
CLKS
WxBy = Word x Bit y
W2B7
W1B0
W1B1
W1B2
W1B3
W1B4
W1B5
W1B6
W1B7
W32B0
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...