McBSP as the SPI Master
SPI Operation Using the Clock Stop Mode
6-12
SPRU592E
The McBSP can also provide a slave-enable signal (SS) on the FSX pin. If a
slave-enable signal is required, the FSX pin must be configured as an output,
and the transmitter must be configured so that a frame-sync pulse is generated
automatically each time a packet is transmitted (FSGM = 0). The polarity of the
FSX pin is programmable high or low; however, in most cases the pin should
be configured active-low.
When the McBSP is configured as described for SPI-master operation, the bit
fields for frame-sync pulse width (FWID) and frame-sync period (FPER) are
overridden, and custom frame-sync waveforms are not allowed. The signal
becomes active before the first bit of a packet transfer, and remains active until
the last bit of the packet is transferred. After the packet transfer is complete,
the FSX signal returns to the inactive state.
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...