
Figures
xv
Contents
8
−
6
Register Bit Used to Choose One or Two Phases for the Transmit Frame
8
−
7
Register Bits Used to Set the Transmit Word Length(s)
. . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
8
Register Bits Used to Set the Transmit Frame Length
. . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
9
Register Bit Used to Enable/Disable the Transmit Frame-Sync Ignore Function
8
−
10
Register Bits Used to Set the Transmit Companding Mode
. . . . . . . . . . . . . . . . . . . . . . . .
8
−
11
Register Bits Used to Set the Transmit Data Delay
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
12
Range of Programmable Data Delay
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
13
2-Bit Data Delay Used to Skip a Framing Bit
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
14
Register Bit Used to Set the Transmit DXENA (DX Delay Enabler) Mode
8
−
15
DX Delay When DXENA = 1
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
16
Register Bits Used to Set the Transmit Interrupt Mode
. . . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
17
Register Bits Used to Set the Transmit Frame-Sync Mode
. . . . . . . . . . . . . . . . . . . . . . . . .
8
−
18
Register Bit Used to Set Transmit Frame-Sync Polarity
. . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
19
Data Clocked Externally Using a Rising Edge and Sampled by the McBSP Receiver on a
Falling Edge
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
20
Register Bits Used to Set the SRG Frame-Sync Period and Pulse Width
8
−
21
Frame of Period 16 CLKG Periods and Active Width of 2 CLKG Periods
8
−
22
Register Bit Used to Set the Transmit Clock Mode
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
23
Register Bit Used to Set Transmit Clock Polarity
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
24
Data Clocked Externally Using a Rising Edge and Sampled by the McBSP Receiver on a
Falling Edge
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
25
Register Bits Used to Set the Sample Rate Generator (SRG) Clock
Divide-Down Value
8
−
26
Register Bit Used to Set the SRG Clock Synchronization Mode
. . . . . . . . . . . . . . . . . . . .
8
−
27
Register Bits Used to Set the SRG Clock Mode (Choose an Input Clock)
8
−
28
Register Bits Used to Set the SRG Input Clock Polarity
. . . . . . . . . . . . . . . . . . . . . . . . . . .
11
−
1
Four 8-Bit Data Words Transferred To/From the McBSP
. . . . . . . . . . . . . . . . . . . . . . . . . . .
11
−
2
One 32-Bit Data Word Transferred To/From the McBSP
. . . . . . . . . . . . . . . . . . . . . . . . . . .
11
−
3
8-Bit Data Words Transferred at Maximum Packet Frequency
. . . . . . . . . . . . . . . . . . . . . .
11
−
4
Configuring the Data Stream of 11
−
3 as a Continuous 32-Bit Word
. . . . . . . . . . . . . . . . .
12
−
1
Data Receive Registers (DRR1 and DRR2)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
12
−
2
Data Transmit Registers (DXR1 and DXR2)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
12
−
3
Serial Port Control Registers (SPCR1 and SPCR2)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
12
−
4
Receive Control Registers (RCR1 and RCR2)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
12
−
5
Transmit Control Registers (XCR1 and XCR2)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
12
−
6
Sample Rate Generator Registers (SRGR1 and SRGR2)
. . . . . . . . . . . . . . . . . . . . . . . . .
12
−
7
Multichannel Control Registers (MCR1 and MCR2)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
12
−
8
Pin Control Register (PCR)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
12
−
9
Format of the Receive Channel Enable Registers (RCERA-RCERH)
12
−
10 Format of the Transmit Channel Enable Registers (XCERA-XCERH)
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...