Transmit Control Registers (XCR1 and XCR2)
12-19
McBSP Registers
SPRU592E
12.5 Transmit Control Registers (XCR1 and XCR2)
Each McBSP has two transmit control registers of the form shown in
Figure 12
6 describe the bits of XCR1 and XCR2,
respectively. These I/O-mapped registers enable you to:
-
Specify one or two phases for each frame of transmit data (XPHASE)
-
Define two parameters for phase 1 and (if necessary) phase 2: the serial
word length (XWDLEN1, XWDLEN2) and the number of words
(XFRLEN1, XFRLEN2)
-
Choose a transmit companding mode, if any (XCOMPAND)
-
Enable or disable the transmit frame-sync ignore function (XFIG)
-
Choose a transmit data delay (XDATDLY)
Figure 12
−
5. Transmit Control Registers (XCR1 and XCR2)
XCR1
15
14
8
Reserved
XFRLEN1
R-0
R/W-0
7
5 4
0
XWDLEN1
Reserved
R/W-000
R-0
XCR2
15
14
8
XPHASE
XFRLEN2
R/W-0
R/W-0
7
5 4
3
2
1
0
XWDLEN2
XCOMPAND
XFIG
XDATDLY
R/W-000
R/W-00
R/W-0
R/W-00
Legend:
R = Read; W = Write; -
n
= Value after reset
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...