Transmit Channel Enable Registers (XCERA-XCERH)
12-49
McBSP Registers
SPRU592E
12.10 Transmit Channel Enable Registers (XCERA-XCERH)
Each McBSP has eight transmit channel enable registers of the form shown
in Figure 12
10. There is one for each of the transmit partitions: A, B, C, D, E,
14 provides a summary description that applies to each
bit XCEx of a transmit channel enable register.
The I/O-mapped XCERs are only used when the transmitter is configured to
allow individual disabling/enabling and masking/unmasking of the channels
(XMCM is nonzero).
Figure 12
−
10. Format of the Transmit Channel Enable Registers (XCERA-XCERH)
15
14
13
12
11
10
9
8
XCE15
XCE14
XCE13
XCE12
XCE11
XCE10
XCE9
XCE8
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
XCE7
XCE6
XCE5
XCE4
XCE3
XCE2
XCE1
XCE0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
Legend:
R = Read; W = Write; -
n
= Value after reset
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...